4.1.1 Register 0
7
0
FCOEFF
FCOEFF
Filter Coefficient Shift
R/W [7:0]
Writing to this location shifts the 196-byte filter coefficient
shift register forward by one and puts this entry at the end
of the queue. Reading this location shows the last entry
of the coefficient shift register without shifting it. The reset
values for the bit fields in this register are 0.
4.1.2 Register 1
7
6
5
4
3
2
0
SERIN
NEWSYNC
EXTSYNC
PLLSET
FREQ_PHASE
MSIZE
SERIN
Serial/Parallel Input Setting
R/W 7
When this bit is 1, the L64777 uses DIN[0] as serial input
and considers ICLK as a bit clock. When this bit is 0, the
L64777 uses DIN[7:0] as parallel input and ICLK as a
byte clock. The reset value is 0.
NEWSYNC
EXTSYNC
PLLSET
NEWSYNC Insertion
R/W 6
When this bit is 1, the L64777 inserts a new sync word
(NEWSYNC, see Section 2.6.1) into the data stream.
When this bit is 0, the L64777 leaves the data stream
unchanged. The reset value is 1.
Synchronization Setting
R/W 5
When this bit is 1, the L64777 synchronizes positive
pulses on the FSTARTIN pin. When this bit is 0, the
L64777 synchronizes on SYNC_BYTE in the input
stream. The reset value is 0.
PLL Divider Setting
R/W 4
When this bit is 1, the L64777 forces a load of PLL
dividers. When this bit is 0, the L64777 runs the PLL
dividers normally. The reset value is 0.
FREQ_PHASEFrequency/Phase Compare
R/W 3
When this bit is 1, the L64777 uses frequency compare
for external VCO control. When this bit is 0, the L64777
uses phase compare. The reset value is 1.
4-4
Register Descriptions