欢迎访问ic37.com |
会员登录 免费注册
发布采购

FW82443BX 参数 Datasheet PDF下载

FW82443BX图片预览
型号: FW82443BX
PDF下载: 下载PDF文件 查看货源
内容描述: 控制器杂项 - 数据表参考\n [Controller Miscellaneous - Datasheet Reference ]
分类和应用: 控制器
文件页数/大小: 132 页 / 642 K
品牌: ETC [ ETC ]
 浏览型号FW82443BX的Datasheet PDF文件第54页浏览型号FW82443BX的Datasheet PDF文件第55页浏览型号FW82443BX的Datasheet PDF文件第56页浏览型号FW82443BX的Datasheet PDF文件第57页浏览型号FW82443BX的Datasheet PDF文件第59页浏览型号FW82443BX的Datasheet PDF文件第60页浏览型号FW82443BX的Datasheet PDF文件第61页浏览型号FW82443BX的Datasheet PDF文件第62页  
Register Description  
3.3.25  
PGPOL—Paging Policy Register (Device 0)  
Address Offset:  
Default Value:  
Access:  
78–79h  
0000h  
Read/Write  
16 bits  
Size:  
Bit  
Description  
Banks per Row (BPR). Each bit in this field corresponds to one row of the memory array. Bit 15  
corresponds to row 7 while bit 8 corresponds to row 0. These bits are defined only for SDRAM  
systems and define whether the corresponding row has a two bank implementation or a four  
bank implementation. Those with two banks (bit=0) can have up to two pages open at any given  
time. Those with four banks (bit=1) can have up to four pages open at any time. Note that the  
bits referencing empty rows are ‘don’t care’.  
15:8  
0 = 2 banks  
1 = 4 banks  
7:5  
4
Reserved.  
Intel Reserved.  
DRAM Idle Timer (DIT). This field determines the number of clocks that the DRAM controller  
will remain in the idle state before precharging all pages. This field is used for both EDO and  
SDRAM memory systems.  
0000 = 0 clocks  
0001 = 2 clocks  
0010 = 4 clocks  
3:0  
0011 = 8 clocks  
0100 = 10 clocks  
0101 = 12 clocks  
0110 = 16 clocks  
0111 = 32 clocks  
1XXX = Infinite (pages are not closed for idle condition).  
3-32  
82443BX Host Bridge Datasheet  
 复制成功!