欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第38页浏览型号Z8018008VSC的Datasheet PDF文件第39页浏览型号Z8018008VSC的Datasheet PDF文件第40页浏览型号Z8018008VSC的Datasheet PDF文件第41页浏览型号Z8018008VSC的Datasheet PDF文件第43页浏览型号Z8018008VSC的Datasheet PDF文件第44页浏览型号Z8018008VSC的Datasheet PDF文件第45页浏览型号Z8018008VSC的Datasheet PDF文件第46页  
Z8018x Family  
MPU User Manual  
27  
CPU Internal Operation  
T1 T1 T1  
Bus Release Cycle CPU Cycle  
T1  
TX  
TX  
TX  
T1  
Phi  
A0–  
A19  
D0–  
D7  
MREQ  
IORQ  
RD, WR  
BUSREQ  
BUSACK  
Figure 17. Bus Exchange Timing During CPU Internal Operation  
Wait State Generator  
To ease interfacing with slow memory and I/O devices, the Z8X180 uses  
Wait States (TW) to extend bus cycle timing. A Wait State(s) is inserted  
based on the combined (logical OR) state of the external WAIT input and  
an internal programmable wait state (TW) generator. Wait States (TW)  
can be inserted in both CPU execution and DMA transfer cycles.  
When the external WAIT input is asserted Low, Wait State(s) (TW) are  
inserted between T2 and T3 to extend the bus cycle duration. The WAIT  
input is sampled at the falling edge of the system clock in T2 or TW. If  
the WAIT input is asserted Low at the falling edge of the system clock in  
TW, another TW is inserted into the bus cycle.  
Note:  
WAIT input transitions must meet specified setup and hold  
times. This specification can easily be accomplished by  
UM005001-ZMP0400  
 复制成功!