欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第36页浏览型号Z8018008VSC的Datasheet PDF文件第37页浏览型号Z8018008VSC的Datasheet PDF文件第38页浏览型号Z8018008VSC的Datasheet PDF文件第39页浏览型号Z8018008VSC的Datasheet PDF文件第41页浏览型号Z8018008VSC的Datasheet PDF文件第42页浏览型号Z8018008VSC的Datasheet PDF文件第43页浏览型号Z8018008VSC的Datasheet PDF文件第44页  
Z8018x Family  
MPU User Manual  
25  
The external bus is IDLE while the CPU computes the effective address.  
Finally, the computed memory location is written with the contents of the  
CPU register (g).  
RESET Timing  
Figure 15 depicts the Z8X180 hardware RESET timing. If the RESET pin  
is Low for six or more clock cycles, processing is terminated and the  
Z8X180 restarts execution from (logical and physical) address 00000H.  
RESET Start  
Op Code Fetch Cycle  
RESET  
T1  
T2  
Phi  
6 or more clocks  
RESET  
High impedance  
A0A19  
Restart address (00000H)  
Figure 15. RESET Timing Diagram  
BUSREQ/BUSACK Bus Exchange Timing  
The Z8X180 can coordinate the exchange of control, address and data bus  
ownership with another bus master. The alternate bus master can request  
the bus release by asserting the BUSREQ (Bus Request) input Low. After  
the Z8X180 releases the bus, it relinquishes control to the alternate bus  
master by asserting the BUSACK (Bus Acknowledge) output Low.  
The bus may be released by the Z8X180 at the end of each machine cycle.  
In this context, a machine cycle consists of a minimum of three clock  
cycles (more if wait states are inserted) for Op Code fetch, memory read/  
write, and I/O read/write cycles. Except for these cases, a machine cycle  
corresponds to one clock cycle.  
UM005001-ZMP0400  
 复制成功!