欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第145页浏览型号Z8018008VSC的Datasheet PDF文件第146页浏览型号Z8018008VSC的Datasheet PDF文件第147页浏览型号Z8018008VSC的Datasheet PDF文件第148页浏览型号Z8018008VSC的Datasheet PDF文件第150页浏览型号Z8018008VSC的Datasheet PDF文件第151页浏览型号Z8018008VSC的Datasheet PDF文件第152页浏览型号Z8018008VSC的Datasheet PDF文件第153页  
Z8018x Family  
MPU User Manual  
134  
pins are initialized as ASCI data clock inputs. If SS2, SS1 and SS0 are  
reprogrammed (any other value than SS2, SS1, SS0 = 1) these pins  
become ASCI data clock inputs. However, if DMAC channel 0 is  
configured to perform memory to/from I/O (and memory mapped I/O)  
transfers the CKA0/DREQ0 pin reverts to DMA control signals  
regardless of SS2, SS1, SS0 programming.  
Also, if the CKA1D bit in the CNTLA register is 1, then the CKA1/  
TEND0 reverts to the DMA Control output function regardless of SS2,  
SS1 and SS0 programming. Final data clock rates are based on CTS/PS  
(prescale), DR, SS2, SS1, SS0 and the Z8X180 system clock frequency  
(Reference Table 19).  
Table 18. Divide Ratio  
SS2 SS1 SS0 Divide Ratio  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
¸ 1  
¸ 2  
¸ 4  
¸ 8  
¸ 16  
¸ 32  
¸ 64  
external clock  
Each ASCI channel control register B configures multiprocessor mode,  
parity and baud rate selection.  
UM005001-ZMP0400  
 复制成功!