欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第144页浏览型号Z8018008VSC的Datasheet PDF文件第145页浏览型号Z8018008VSC的Datasheet PDF文件第146页浏览型号Z8018008VSC的Datasheet PDF文件第147页浏览型号Z8018008VSC的Datasheet PDF文件第149页浏览型号Z8018008VSC的Datasheet PDF文件第150页浏览型号Z8018008VSC的Datasheet PDF文件第151页浏览型号Z8018008VSC的Datasheet PDF文件第152页  
Z8018x Family  
MPU User Manual  
133  
Bit  
Position Bit/Field R/W  
Value Description  
5
CTS/PS R/W  
Clear to Send/Prescale — When read, CTS/PS reflects  
the state of the external CTS input. If the CTS input pin  
is High, CTS/PS is read as 1. When the CTS input pin is  
High, the TDRE bit is inhibited (that is, held at 0). For  
channel 1, the CTS1 input is multiplexed with RXS pin  
(Clocked Serial Receive Data). Thus, CTS/PS is only  
valid when read if the channel 1 CTS1E bit is 1 and the  
CST1 input pin function is selected. The read data of  
CTS/PS is not affected by RESET.  
When written, CT /PS specifies the baud rate generator  
prescale factor. If CTS/PS is set to 1, the system clock is  
prescaled by 30 while if CTS/PS is cleared to 0, the  
system clock is prescaled by 10.CTS/PS is cleared to 0  
during RESET.  
4
PEO  
R/W  
Parity Even Odd — PE0 selects even or odd parity. PE0  
does not affect the enabling/disabling of parity (MOD1  
bit of CNTLA). If PE0 is cleared to 0, even parity is  
selected. If PE0 is set to 1, odd parity is selected.PE0 is  
cleared to 0 during RESET.  
3
DR  
R/W  
R/W  
Divide Ratio — DR specifies the divider used to obtain  
baud rate from the data sampling clock If DR is reset to 0,  
divide by 16 is used, while if DR is set to 1, divide by 64  
is used. DR is cleared to 0 during RESET.  
20  
SS20  
Source/Speed Select — Specifies the data clock source  
(internal or external) and baud rate prescale factor. SS2,  
SS1, and SS0 are all set to 1 during RESET. Table 18  
describes the divide ratio corresponding to SS2, SS1 and  
SS0  
The external ASCI channel 0 data clock pins are multiplexed with DMA  
control lines (CKA0/DREQ and CKA1/TEND0). During RESET, these  
UM005001-ZMP0400  
 复制成功!