欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第139页浏览型号Z8018008VSC的Datasheet PDF文件第140页浏览型号Z8018008VSC的Datasheet PDF文件第141页浏览型号Z8018008VSC的Datasheet PDF文件第142页浏览型号Z8018008VSC的Datasheet PDF文件第144页浏览型号Z8018008VSC的Datasheet PDF文件第145页浏览型号Z8018008VSC的Datasheet PDF文件第146页浏览型号Z8018008VSC的Datasheet PDF文件第147页  
Z8018x Family  
MPU User Manual  
128  
ASCI Control Register A 1 (CNTLA1: 01H)  
Bit  
7
6
5
4
3
2
1
0
Bit/Field  
MPE  
RE  
TE  
CKA1D MPBR/ MOD2 MOD1  
EFR  
MOD0  
R/W  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
X
R/W  
0
R/W  
0
R/W  
0
Reset  
R = Read W = Write X = Indeterminate ? = Not Applicable  
Bit  
Position Bit/Field R/W  
Value Description  
7 MPE R/W  
Multi-Processor Mode Enable — The ASCI has a  
multiprocessor communication mode which utilizes an  
extra data bit for selective communication when a number  
of processors share a common serial bus. Multiprocessor  
data format is selected when the MP bit in CNTLB is set  
to 1. If multiprocessor mode is not selected (MP bit in  
CNTLB = 0), MPE has no effect. If multiprocessor mode  
is selected, MPE enables or disables the wakeup feature as  
follows. If MPE is set to 1, only received bytes in which  
the MPB (multiprocessor bit) is 1 can affect the RDRF  
and error flags. Effectively, other bytes (with MPB = 0)  
are ignored by the ASCI. If MPE is reset to 0, all bytes,  
regardless of the state of the MPB data bit, affect the  
RDRF and error flags.  
6
RE  
R/W  
Receiver Enable — When RE is set to 1, the ASCI  
receiver is enabled. When RE is reset to 0, the receiver is  
disabled and any receive operation in progress is  
interrupted. However, the RDRF and error flags are not  
reset and the previous contents of RDRF and error flags  
are held. RE is cleared to 0 in IOSTOP mode, and during  
RESET.  
UM005001-ZMP0400  
 复制成功!