欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第137页浏览型号Z8018008VSC的Datasheet PDF文件第138页浏览型号Z8018008VSC的Datasheet PDF文件第139页浏览型号Z8018008VSC的Datasheet PDF文件第140页浏览型号Z8018008VSC的Datasheet PDF文件第142页浏览型号Z8018008VSC的Datasheet PDF文件第143页浏览型号Z8018008VSC的Datasheet PDF文件第144页浏览型号Z8018008VSC的Datasheet PDF文件第145页  
Z8018x Family  
MPU User Manual  
126  
Bit  
Position Bit/Field R/W  
Value Description  
Receiver Enable — When RE is set to 1, the ASCI  
6
RE  
R/W  
receiver is enabled. When RE is reset to 0, the receiver is  
disabled and any receive operation in progress is  
interrupted. However, the RDRF and error flags are not  
reset and the previous contents of RDRF and error flags  
are held. RE is cleared to 0 in IOSTOP mode, and during  
RESET.  
5
TE  
R/W  
Transmitter Enable — When TE is set to 1, the ASCI  
transmitter is enabled. When TE is reset to 0, the  
transmitter is disabled and any transmit operation in  
progress is interrupted. However, the TDRE flag is not  
reset and the previous contents of TDRE are held. TE is  
cleared to 0 in IOSTOP mode, and during RESET.  
4
3
R/W  
R/W  
Request to Send Channel 0 — When RTS0 is reset to 0,  
the RTS0 output pin goes Low. When RTS0 is set to 1,  
the RTS0 output immediately goes High.  
RTS0  
MPBR/  
EFR  
Multiprocessor Bit Receive/Error Flag Reset— When  
multiprocessor mode is enabled (MP in CNTLB is 1),  
MPBR, when read, contains the value of the MPB bit for  
the last receive operation. When written to 0, the EFR  
function is selected to reset all error flags (OVRN, FE and  
PE) to 0. MPBR/EFR is undefined during RESET.  
UM005001-ZMP0400  
 复制成功!