欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第119页浏览型号Z8018008VSC的Datasheet PDF文件第120页浏览型号Z8018008VSC的Datasheet PDF文件第121页浏览型号Z8018008VSC的Datasheet PDF文件第122页浏览型号Z8018008VSC的Datasheet PDF文件第124页浏览型号Z8018008VSC的Datasheet PDF文件第125页浏览型号Z8018008VSC的Datasheet PDF文件第126页浏览型号Z8018008VSC的Datasheet PDF文件第127页  
Z8018x Family  
MPU User Manual  
108  
rising edge of the clock prior to T3 at which time the DMA operation  
(re)starts. Figure 48 depicts the edge-sense DMA timing.  
DMA  
Write  
Cycle  
CPU  
Machine  
Cycle  
DMA  
Read  
Cycle  
DMA  
Write  
Cycle  
CPU  
Machine  
Cycle  
Tw T3 T1 T2 T3 T1 T2 T3 T1 T2 Tw T3 T1 T2 T3  
Phi  
**  
**  
**  
**  
DREQ0  
** DREQ0 is sampled at  
Figure 48. CPU Operation and DMA Operation DREQ0 is Programmed  
for Edge-Sense  
During the transfers for channel 0, the TEND0 output goes Low  
synchronous with the write cycle of the last (BCR0 = OOH) DMA transfer  
(Reference Figure 49).  
Last DMA cycle (BCR0 = 00H)  
DMA read cycle  
DMA write cycle  
T1  
T2  
T3  
T1  
T2  
TW  
T3  
Phi  
TEND0  
Figure 49. TEND0 Output Timing Diagram  
The DREQ0 and TEND0 pins are programmably multiplexed with the  
CKA0 and CKA1 ASCI clock input/outputs. However, when DMA  
channel 0 is programmed for memory to/from I/O (and memory to/from  
UM005001-ZMP0400  
 复制成功!