欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC2V2000-4BGG575I 参数 Datasheet PDF下载

XC2V2000-4BGG575I图片预览
型号: XC2V2000-4BGG575I
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2688 CLBs, 2000000 Gates, 650MHz, 24192-Cell, CMOS, PBGA575, 31 X 31 MM, 1.27 MM PITCH, LEAD FREE, MS-034BAN-1, BGA-575]
分类和应用: 时钟可编程逻辑
文件页数/大小: 319 页 / 1869 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第8页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第9页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第10页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第11页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第13页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第14页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第15页浏览型号XC2V2000-4BGG575I的Datasheet PDF文件第16页  
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —  
R
Virtex-II Platform FPGAs: Functional Description  
(O/T) 1  
Attribute  
INIT1  
INIT0  
SRHIGH  
SRLOW  
FF  
LATCH  
Q1  
D1  
(O/T) CE  
CE  
(O/T) CLK1  
CK1  
SR REV  
SR  
Shared  
by all  
registers  
FF1  
(OQ or TQ)  
DDR MUX  
FF2  
REV  
FF  
LATCH  
D2  
Q2  
CE  
Attribute  
INIT1  
INIT0  
SRHIGH  
SRLOW  
(O/T) CLK2  
(O/T) 2  
CK2  
SR REV  
Reset Type  
SYNC  
ASYNC  
DS031_25_110300  
Figure 4: Register / Latch Configuration in an IOB Block  
Input/Output Individual Options  
V
CCO  
Each device pad has optional pull-up and pull-down in all  
SelectI/O-Ultra configurations. Each device pad has  
optional weak-keeper in LVTTL, LVCMOS, and PCI  
SelectI/O-Ultra configurations, as illustrated in Figure 5.  
Values of the optional pull-up and pull-down resistors are in  
the range 10 - 60 KΩ, which is the specification for V  
when operating at 3.3V (from 3.0 to 3.6V only). The clamp  
diode is always present, even when power is not.  
Clamp  
Diode  
OBUF  
Weak  
Keeper  
V
CCO  
CCO  
Program  
Current  
10KΩ –  
60KΩ  
The optional weak-keeper circuit is connected to each user  
I/O pad. When selected, the circuit monitors the voltage on  
the pad and weakly drives the pin High or Low. If the pin is  
connected to a multiple-source signal, the weak-keeper  
holds the signal in its last state if all drivers are disabled.  
Maintaining a valid logic level in this way eliminates bus  
chatter. An enabled pull-up or pull-down overrides the  
weak-keeper circuit.  
PAD  
V
CCO  
10KΩ –  
60KΩ  
V
= 3.3V  
= 1.5V  
CCAUX  
Program  
Delay  
V
CCINT  
DS031_23_022205  
IBUF  
LVTTL sinks and sources current up to 24 mA. The current  
is programmable for LVTTL and LVCMOS SelectI/O-Ultra  
standards (see Table 4). Drive-strength and slew-rate con-  
trols for each output driver, minimize bus transients. For  
LVDCI and LVDCI_DV2 standards, drive strength and  
slew-rate controls are not available.  
Figure 5: LVTTL, LVCMOS or PCI SelectI/O-Ultra  
Standards  
DS031-2 (v4.0) April 7, 2014  
Product Specification  
www.xilinx.com  
Module 2 of 4  
4