欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS312_09 参数 Datasheet PDF下载

DS312_09图片预览
型号: DS312_09
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列:介绍和订购信息 [Spartan-3E FPGA Family: Introduction and Ordering Information]
分类和应用:
文件页数/大小: 233 页 / 5527 K
品牌: XILINX [ XILINX, INC ]
 浏览型号DS312_09的Datasheet PDF文件第149页浏览型号DS312_09的Datasheet PDF文件第150页浏览型号DS312_09的Datasheet PDF文件第151页浏览型号DS312_09的Datasheet PDF文件第152页浏览型号DS312_09的Datasheet PDF文件第154页浏览型号DS312_09的Datasheet PDF文件第155页浏览型号DS312_09的Datasheet PDF文件第156页浏览型号DS312_09的Datasheet PDF文件第157页  
R
DC and Switching Characteristics  
Master Serial and Slave Serial Mode Timing  
PROG_B  
(Input)  
INIT_B  
(Open-Drain)  
TMCCH  
TSCCH  
TMCCL  
TSCCL  
CCLK  
(Input/Output)  
TDCC  
1/FCCSER  
TCCD  
DIN  
(Input)  
Bit n+1  
TCCO  
Bit n  
Bit 0  
Bit 1  
DOUT  
(Output)  
Bit n-63  
Bit n-64  
DS312-3_05_103105  
Figure 75: Waveforms for Master Serial and Slave Serial Configuration  
Table 116: Timing for the Master Serial and Slave Serial Configuration Modes  
All Speed Grades  
Slave/  
Symbol  
Description  
Master  
Min  
Max  
Units  
Clock-to-Output Times  
T
The time from the falling transition on the CCLK pin to data  
appearing at the DOUT pin  
Both  
Both  
Both  
1.5  
10.0  
ns  
CCO  
Setup Times  
T
The time from the setup of data at the DIN pin to the active edge of  
the CCLK pin  
11.0  
0
-
-
ns  
ns  
DCC  
Hold Times  
T
The time from the active edge of the CCLK pin to the point when  
data is last held at the DIN pin  
CCD  
Clock Timing  
T
T
F
High pulse width at the CCLK input pin  
Master  
Slave  
Master  
Slave  
Slave  
See Table 114  
See Table 115  
See Table 114  
See Table 115  
CCH  
Low pulse width at the CCLK input pin  
CCL  
(2)  
Frequency of the clock signal at  
the CCLK input pin  
No bitstream compression  
With bitstream compression  
0
0
66  
MHz  
MHz  
CCSER  
20  
Notes:  
1. The numbers in this table are based on the operating conditions set forth in Table 77.  
2. For serial configuration with a daisy-chain of multiple FPGAs, the maximum limit is 25 MHz.  
DS312-3 (v3.8) August 26, 2009  
www.xilinx.com  
153  
Product Specification  
 复制成功!