欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8195_05 参数 Datasheet PDF下载

WM8195_05图片预览
型号: WM8195_05
PDF下载: 下载PDF文件 查看货源
内容描述: 14位12MSPS CIS / CCD模拟前端/数字转换器 [14-bit 12MSPS CIS/CCD Analogue Front End/Digitiser]
分类和应用: 转换器
文件页数/大小: 33 页 / 374 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8195_05的Datasheet PDF文件第12页浏览型号WM8195_05的Datasheet PDF文件第13页浏览型号WM8195_05的Datasheet PDF文件第14页浏览型号WM8195_05的Datasheet PDF文件第15页浏览型号WM8195_05的Datasheet PDF文件第17页浏览型号WM8195_05的Datasheet PDF文件第18页浏览型号WM8195_05的Datasheet PDF文件第19页浏览型号WM8195_05的Datasheet PDF文件第20页  
WM8195  
Production Data  
ADC INPUT BLACK LEVEL ADJUST  
The output from the PGA should be offset to match the full-scale range of the ADC (3V). For  
negative-going input video signals, a black level (zero differential) output from the PGA should be  
offset to the top of the ADC range by setting register bits PGAFS[1:0]=10. For positive going input  
signal the black level should be offset to the bottom of the ADC range by setting PGAFS[1:0]=11.  
Bipolar input video is accommodated by setting PGAFS[1:0]=00 or PGAFS[1:0]=01 (zero differential  
input voltage gives mid-range ADC output).  
OVERALL SIGNAL FLOW SUMMARY  
Figure 12 represents the processing of the video signal through the WM8195.  
OUTPUT  
INVERT  
BLOCK  
INPUT  
SAMPLING  
BLOCK  
OFFSET DAC PGA  
ADC BLOCK  
BLOCK  
BLOCK  
D2  
x (16383/VFS  
if PGAFS[1:0]=11  
)
V1  
V2  
V3  
D1  
+0  
X
+16383 if PGAFS[1:0]=10  
+8191 if PGAFS[1:0]=0x  
OP[13:0]  
+
+
VIN  
digital  
analog  
+
-
CDS = 1  
CDS = 0  
D2 = D1 if INVOP = 0  
D2 = 16383-D1 if INVOP = 1  
VRESET  
PGA gain  
A = 208/(283-PGA[7:0])  
VVRLC  
Offset  
DAC  
260mV*(DAC[7:0]-127.5)/127.5  
VIN is RINP or GINP or BINP  
VRESET is VIN sampled during reset clamp  
VRLC is voltage applied to VRLC pin  
RLCEXT=1  
RLCEXT=0  
V
CDS, RLCEXT,RLCV[3:0], DAC[7:0],  
PGA[7:0], PGAFS[1:0] and INVOP are set  
by programming internal control registers.  
CDS = 1 for CDS, 0 for non-CDS  
RLC  
DAC  
VRLCSTEP*RLCV[3:0] + VRLCBOT  
Figure 12 Overall Signal Flow  
The INPUT SAMPLING BLOCK produces an effective input voltage V1. For CDS, this is the  
difference between the input video level VIN and the input reset level VRESET. For non-CDS this is the  
difference between the input video level VIN and the voltage on the VRLC/VBIAS pin, VVRLC  
optionally set via the RLC DAC.  
,
The OFFSET DAC BLOCK then adds the amount of fine offset adjustment required to move the  
black level of the input signal towards 0V, producing V2.  
The PGA BLOCK then amplifies the white level of the input signal to maximise the ADC range,  
outputting voltage V3.  
The ADC BLOCK then converts the analogue signal, V3, to a 14-bit unsigned digital output, D1.  
The digital output is then inverted, if required, through the OUTPUT INVERT BLOCK to produce D2.  
PD Rev 4.1 July 2005  
16  
w
 复制成功!