欢迎访问ic37.com |
会员登录 免费注册
发布采购

W25Q128BV 参数 Datasheet PDF下载

W25Q128BV图片预览
型号: W25Q128BV
PDF下载: 下载PDF文件 查看货源
内容描述: 具有双路和四路SPI 3V 128M位串行闪存 [3V 128M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI]
分类和应用: 闪存
文件页数/大小: 74 页 / 756 K
品牌: WINBOND [ WINBOND ]
 浏览型号W25Q128BV的Datasheet PDF文件第55页浏览型号W25Q128BV的Datasheet PDF文件第56页浏览型号W25Q128BV的Datasheet PDF文件第57页浏览型号W25Q128BV的Datasheet PDF文件第58页浏览型号W25Q128BV的Datasheet PDF文件第60页浏览型号W25Q128BV的Datasheet PDF文件第61页浏览型号W25Q128BV的Datasheet PDF文件第62页浏览型号W25Q128BV的Datasheet PDF文件第63页  
W25Q128BV  
7.2.37 Erase Security Registers (44h)  
The W25Q128BV offers three 256-byte Security Registers which can be erased and programmed  
individually. These registers may be used by the system manufacturers to store security and other  
important information separately from the main memory array.  
The Erase Security Register instruction is similar to the Sector Erase instruction. A Write Enable  
instruction must be executed before the device will accept the Erase Security Register Instruction (Status  
Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low and shifting the  
instruction code “44h” followed by a 24-bit address (A23-A0) to erase one of the three security registers.  
ADDRESS  
A23-16  
A15-12  
A11-8  
A7-0  
Security Register #1  
Security Register #2  
Security Register #3  
00h  
00h  
00h  
0 0 0 1  
0 0 1 0  
0 0 1 1  
0 0 0 0  
0 0 0 0  
0 0 0 0  
Don’t Care  
Don’t Care  
Don’t Care  
The Erase Security Register instruction sequence is shown in Figure 35. The /CS pin must be driven high  
after the eighth bit of the last byte has been latched. If this is not done the instruction will not be executed.  
After /CS is driven high, the self-timed Erase Security Register operation will commence for a time  
duration of tSE (See AC Characteristics). While the Erase Security Register cycle is in progress, the Read  
Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is  
a 1 during the erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept  
other instructions again. After the Erase Security Register cycle has finished the Write Enable Latch  
(WEL) bit in the Status Register is cleared to 0. The Security Register Lock Bits LB[3:1] in the Status  
Register-2 can be used to OTP protect the security registers. Once a lock bit is set to 1, the corresponding  
security register will be permanently locked, Erase Security Register instruction to that register will be  
ignored (See 7.1.9 for detail descriptions).  
/CS  
Mode 3  
Mode 0  
0
1
2
3
4
5
6
7
8
9
29 30 31  
Mode 3  
Mode 0  
CLK  
Instruction (44h)  
24-Bit Address  
DI  
(IO0)  
23 22  
2
1
0
*
High Impedance  
DO  
(IO1)  
= MSB  
*
Figure 35. Erase Security Registers Instruction Sequence  
Publication Release Date: April 01, 2011  
Revision E  
- 59 -  
 
 复制成功!