欢迎访问ic37.com |
会员登录 免费注册
发布采购

W25Q128BV 参数 Datasheet PDF下载

W25Q128BV图片预览
型号: W25Q128BV
PDF下载: 下载PDF文件 查看货源
内容描述: 具有双路和四路SPI 3V 128M位串行闪存 [3V 128M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI]
分类和应用: 闪存
文件页数/大小: 74 页 / 756 K
品牌: WINBOND [ WINBOND ]
 浏览型号W25Q128BV的Datasheet PDF文件第57页浏览型号W25Q128BV的Datasheet PDF文件第58页浏览型号W25Q128BV的Datasheet PDF文件第59页浏览型号W25Q128BV的Datasheet PDF文件第60页浏览型号W25Q128BV的Datasheet PDF文件第62页浏览型号W25Q128BV的Datasheet PDF文件第63页浏览型号W25Q128BV的Datasheet PDF文件第64页浏览型号W25Q128BV的Datasheet PDF文件第65页  
W25Q128BV  
7.2.39 Read Security Registers (48h)  
The Read Security Register instruction is similar to the Fast Read instruction and allows one or more data  
bytes to be sequentially read from one of the three security registers. The instruction is initiated by driving  
the /CS pin low and then shifting the instruction code “48h” followed by a 24-bit address (A23-A0) and  
eight “dummy” clocks into the DI pin. The code and address bits are latched on the rising edge of the CLK  
pin. After the address is received, the data byte of the addressed memory location will be shifted out on  
the DO pin at the falling edge of CLK with most significant bit (MSB) first. The byte address is  
automatically incremented to the next byte address after each byte of data is shifted out. Once the byte  
address reaches the last byte of the register (byte FFh), it will reset to 00h, the first byte of the register,  
and continue to increment. The instruction is completed by driving /CS high. The Read Security Register  
instruction sequence is shown in Figure 37. If a Read Security Register instruction is issued while an  
Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any  
effects on the current cycle. The Read Security Register instruction allows clock rates from D.C. to a  
maximum of FR (see AC Electrical Characteristics).  
ADDRESS  
A23-16  
A15-12  
A11-8  
A7-0  
Security Register #1  
Security Register #2  
Security Register #3  
00h  
00h  
00h  
0 0 0 1  
0 0 1 0  
0 0 1 1  
0 0 0 0  
0 0 0 0  
0 0 0 0  
Byte Address  
Byte Address  
Byte Address  
/CS  
Mode 3  
Mode 0  
0
1
2
3
4
5
6
7
8
9
10  
28 29 30 31  
CLK  
Instruction (48h)  
24-Bit Address  
DI  
(IO0)  
23 22 21  
3
2
1
0
*
High Impedance  
DO  
(IO1)  
= MSB  
*
/CS  
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55  
CLK  
Dummy Byte  
DI  
(IO0)  
0
7
6
5
4
3
2
1
0
Data Out 1  
Data Out 2  
High Impedance  
DO  
(IO1)  
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
*
*
Figure 37. Read Security Registers Instruction Sequence  
Publication Release Date: April 01, 2011  
Revision E  
- 61 -  
 
 复制成功!