欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28335ZHHA 参数 Datasheet PDF下载

TMS320F28335ZHHA图片预览
型号: TMS320F28335ZHHA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置PC时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28335ZHHA的Datasheet PDF文件第167页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第168页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第169页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第170页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第172页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第173页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第174页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第175页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
www.ti.com  
SPRS439IJUNE 2007REVISED MARCH 2011  
6.15.3 Sequential Sampling Mode (Single-Channel) (SMODE = 0)  
In sequential sampling mode, the ADC can continuously convert input signals on any of the channels (Ax  
to Bx). The ADC can start conversions on event triggers from the ePWM, software trigger, or from an  
external ADCSOC signal. If the SMODE bit is 0, the ADC will do conversions on the selected channel on  
every Sample/Hold pulse. The conversion time and latency of the Result register update are explained  
below. The ADC interrupt flags are set a few SYSCLKOUT cycles after the Result register update. The  
selected channels will be sampled at every falling edge of the Sample/Hold pulse. The Sample/Hold pulse  
width can be programmed to be 1 ADC clock wide (minimum) or 16 ADC clocks wide (maximum).  
Sample n+2  
Sample n+1  
Analog Input on  
Sample n  
Channel Ax or Bx  
ADC Clock  
Sample and Hold  
SH Pulse  
SMODE Bit  
t
d(SH)  
t
dschx_n+1  
t
dschx_n  
ADC Event Trigger from  
ePWM or Other Sources  
t
SH  
Figure 6-33. Sequential Sampling Mode (Single-Channel) Timing  
Table 6-53. Sequential Sampling Mode Timing  
AT 25-MHz  
SAMPLE n  
SAMPLE n + 1  
ADC CLOCK,  
REMARKS  
tc(ADCCLK) = 40 ns  
td(SH)  
Delay time from event trigger to  
2.5tc(ADCCLK)  
sampling  
tSH  
Sample/Hold width/Acquisition  
Width  
(1 + Acqps) *  
tc(ADCCLK)  
40 ns with Acqps = 0 Acqps value = 0-15  
ADCTRL1[8:11]  
td(schx_n)  
td(schx_n+1)  
Delay time for first result to appear  
in Result register  
4tc(ADCCLK)  
160 ns  
Delay time for successive results to  
appear in Result register  
(2 + Acqps) *  
tc(ADCCLK)  
80 ns  
Copyright © 2007–2011, Texas Instruments Incorporated  
Electrical Specifications  
171  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232  
 复制成功!