欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320TCI6487 参数 Datasheet PDF下载

TMS320TCI6487图片预览
型号: TMS320TCI6487
PDF下载: 下载PDF文件 查看货源
内容描述: 通信基础设施数字信号处理器 [Communications Infrastructure Digital Signal Processor]
分类和应用: 数字信号处理器通信
文件页数/大小: 206 页 / 2183 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320TCI6487的Datasheet PDF文件第105页浏览型号TMS320TCI6487的Datasheet PDF文件第106页浏览型号TMS320TCI6487的Datasheet PDF文件第107页浏览型号TMS320TCI6487的Datasheet PDF文件第108页浏览型号TMS320TCI6487的Datasheet PDF文件第110页浏览型号TMS320TCI6487的Datasheet PDF文件第111页浏览型号TMS320TCI6487的Datasheet PDF文件第112页浏览型号TMS320TCI6487的Datasheet PDF文件第113页  
TMS320TCI6487  
TMS320TCI6488  
Communications Infrastructure Digital Signal Processor  
www.ti.com  
SPRS358FAPRIL 2007REVISED AUGUST 2008  
8.6 Reset Controller  
The reset controller detects the different type of resets supported on the device and manages the  
distribution of those resets throughout the device.  
The TCI6487/8 device has several types of resets: power-on reset, warm reset, system reset, and CPU  
reset. Table 8-15 explains further the types of reset, the reset initiator, and the effects of each reset on the  
chip.  
Table 8-15. Reset Types  
TYPE  
Power-on Reset  
Warm Reset  
INITIATOR  
POR pin  
EFFECT(S)  
Resets the entire chip including the test and emulation logic.  
XWRST pin  
Resets everything except for the test and emulation logic PLL2, AIF, and FSYNC. Emulation  
stays alive during warm reset.  
System Reset  
Emulator  
Serial RapidIO  
A system reset maintains memory contents and does not reset the test and emulation  
circuitry. The device configuration pins are also not re-latched and the state of the  
peripherals (enabled/disabled) are also not affected.  
CPU Local Reset  
Watchdog Timer  
CPU local reset.  
8.6.1 Power-on Reset (POR Pin)  
Power-on Reset is a special reset needed when powering on the DSP. The device is globally reset  
through the assertion of the active-low Power-on Reset (POR) input. The power-on reset is intended to be  
asserted to the device while the system power supplies are ramped.  
For power-on reset, the main PLL Controller comes up in bypass and the PLL is not enabled. Other resets  
do not affect the state of the PLL or the dividers in the PLL Controller. For the secondary PLL Controller,  
this is different as the PLL is enabled and clocking always when POR is not asserted.  
The following sequence must be followed during a power-on reset.  
1. Wait for all power supplies to reach normal operating conditions while keeping the POR pin asserted  
(driven low). While POR is asserted, all pins except RESETSTAT will be set to high-impedance. After  
the POR pin is de-asserted (driven high), all Z group pins, low group pins, and high group pins are set  
to their reset state and will remain at their reset state until otherwise configured by their respective  
peripheral. All peripherals that are power managed, are disabled after a Power-on Reset and must be  
enabled through the Device State Control registers (for more details, see Section 3.2, Peripheral  
Selection After Device Reset.  
2. Clocks are reset, and they are propagated throughout the chip to reset any logic that was using reset  
synchronously. All logic is now reset and RESETSTAT will be driven low indicating that the device is in  
reset.  
3. POR must be held active until all supplies on the board are stable then for at least an additional 100  
µs.  
4. The POR pin can now be de-asserted. Reset sampled pin values are latched at this point. PLL2 is  
taken out of reset and begins its locking sequence, and all power-on device initialization also begins.  
5. After device initialization is complete, the RESETSTAT pin is de-asserted (driven high). By this time,  
PLL2 has already completed its locking sequence and is outputting a valid clock. The system clocks of  
both PLL controllers are allowed to finish their current cycles and then paused for 10 cycles of their  
respective system reference clocks. After the pause, the system clocks are restarted at their default  
divide by settings.  
6. The device is now out of reset and device execution begins as dictated by the selected boot mode.  
8.6.2 Warm Reset  
A warm reset will reset everything on the chip except the AIF, FSYNC, PLLs, PLL Controllers, test, and  
emulation logic. POR should also remain de-asserted during this time.  
Submit Documentation Feedback  
Peripheral Information and Electrical Specifications  
109  
 
 
 复制成功!