欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F2809 参数 Datasheet PDF下载

TMS320F2809图片预览
型号: TMS320F2809
PDF下载: 下载PDF文件 查看货源
内容描述: - 12号的铝制车身绘( RAL 7032 ) []
分类和应用:
文件页数/大小: 134 页 / 1127 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F2809的Datasheet PDF文件第110页浏览型号TMS320F2809的Datasheet PDF文件第111页浏览型号TMS320F2809的Datasheet PDF文件第112页浏览型号TMS320F2809的Datasheet PDF文件第113页浏览型号TMS320F2809的Datasheet PDF文件第115页浏览型号TMS320F2809的Datasheet PDF文件第116页浏览型号TMS320F2809的Datasheet PDF文件第117页浏览型号TMS320F2809的Datasheet PDF文件第118页  
TMS320F2809, TMS320F2808, TMS320F2806  
TMS320F2802, TMS320F2801, UCD9501  
TMS320C2802, TMS320C2801, and TMS320F2801x DSPs  
www.ti.com  
SPRS230HOCTOBER 2003REVISED JUNE 2006  
Table 6-35. SPI Master Mode External Timing (Clock Phase = 1)(1)(2)(3)(4)(5)  
NO.  
SPI WHEN (SPIBRR + 1) IS EVEN  
OR SPIBRR = 0 OR 2  
SPI WHEN (SPIBRR + 1) IS ODD  
AND SPIBRR > 3  
UNIT  
MIN  
4tc(LCO)  
MAX  
MIN  
MAX  
1
2
tc(SPC)M  
Cycle time, SPICLK  
128tc(LCO)  
0.5tc(SPC)M  
5tc(LCO)  
127tc(LCO)  
ns  
ns  
tw(SPCH)M  
Pulse duration, SPICLK high (clock  
polarity = 0)  
0.5tc(SPC)M -10  
0.5tc(SPC)M - 0.5tc (LCO)-10  
0.5tc(SPC)M - 0.5tc (LCO)-10  
0.5tc(SPC)M + 0.5tc(LCO) - 10  
0.5tc(SPC)M + 0.5tc(LCO) -10  
0.5tc(SPC)M - 10  
0.5tc(SPC)M - 0.5tc(LCO)  
0.5tc(SPC)M - 0.5tc(LCO  
0.5tc(SPC)M + 0.5tc(LCO)  
0.5tc(SPC)M + 0.5tc(LCO)  
tw(SPCL))M  
Pulse duration, SPICLK low (clock  
polarity = 1)  
0.5tc(SPC)M -10  
0.5tc(SPC)M -10  
0.5tc(SPC)M -10  
0.5tc(SPC)M -10  
0.5tc(SPC)M  
0.5tc(SPC)M  
0.5tc(SPC)M  
ns  
ns  
ns  
ns  
3
6
tw(SPCL)M  
Pulse duration, SPICLK low (clock  
polarity = 0)  
tw(SPCH)M  
Pulse duration, SPICLK high (clock  
polarity = 1)  
tsu(SIMO-SPCH)M  
Setup time, SPISIMO data valid  
before SPICLK high (clock polarity  
= 0)  
tsu(SIMO-SPCL)M  
Setup time, SPISIMO data valid  
before SPICLK low (clock polarity =  
1)  
0.5tc(SPC)M -10  
0.5tc(SPC)M - 10  
ns  
7
tv(SPCH-SIMO)M  
tv(SPCL-SIMO)M  
tsu(SOMI-SPCH)M  
tsu(SOMI-SPCL)M  
tv(SPCH-SOMI)M  
tv(SPCL-SOMI)M  
Valid time, SPISIMO data valid after  
SPICLK high (clock polarity = 0)  
0.5tc(SPC)M -10  
0.5tc(SPC)M -10  
35  
0.5tc(SPC)M - 10  
0.5tc(SPC)M -10  
35  
ns  
ns  
ns  
ns  
ns  
ns  
Valid time, SPISIMO data valid after  
SPICLK low (clock polarity = 1)  
10  
11  
Setup time, SPISOMI before  
SPICLK high (clock polarity = 0)  
Setup time, SPISOMI before  
SPICLK low (clock polarity = 1)  
35  
35  
Valid time, SPISOMI data valid after  
SPICLK high (clock polarity = 0)  
0.25tc(SPC)M -10  
0.25tc(SPC)M -10  
0.5tc(SPC)M -10  
0.5tc(SPC)M -10  
Valid time, SPISOMI data valid after  
SPICLK low (clock polarity = 1)  
(1) The MASTER/SLAVE bit (SPICTL.2) is set and the CLOCK PHASE bit (SPICTL.3) is set.  
(2) tc(SPC) = SPI clock cycle time = LSPCLK/4 or LSPCLK/(SPIBRR + 1)  
(3) Internal clock prescalers must be adjusted such that the SPI clock speed is limited to the following SPI clock rate:  
Master mode transmit 25 MHz MAX, master mode receive 12.5 MHz MAX  
Slave mode transmit 12.5 MHz MAX, slave mode receive 12.5 MHz MAX.  
(4) tc(LCO) = LSPCLK cycle time  
(5) The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).  
114  
Electrical Specifications