欢迎访问ic37.com |
会员登录 免费注册
发布采购

GC3021A-PQ 参数 Datasheet PDF下载

GC3021A-PQ图片预览
型号: GC3021A-PQ
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V混频器和载波去除芯片 [3.3V MIXER AND CARRIER REMOVAL CHIP]
分类和应用: 电信集成电路电信电路
文件页数/大小: 38 页 / 269 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号GC3021A-PQ的Datasheet PDF文件第15页浏览型号GC3021A-PQ的Datasheet PDF文件第16页浏览型号GC3021A-PQ的Datasheet PDF文件第17页浏览型号GC3021A-PQ的Datasheet PDF文件第18页浏览型号GC3021A-PQ的Datasheet PDF文件第20页浏览型号GC3021A-PQ的Datasheet PDF文件第21页浏览型号GC3021A-PQ的Datasheet PDF文件第22页浏览型号GC3021A-PQ的Datasheet PDF文件第23页  
GC3021A 3.3V MIXER AND CARRIER REMOVAL CHIP  
SLWS137A  
4.2  
SYNC CONTROL REGISTERS  
Control registers SYNC_REG0 and SYNC_REG1 determine how the circuits within the chip are  
synchronized. Each circuit which requires synchronization can be configured to be synchronized to the sync  
inputs (SA and SB), to the delayed versions of these syncs (DSA and DSB), to the terminal count of the  
internal counter (TC), or to the one-shot strobe (OS). The sync to each circuit can also be set to be always  
on or always off. Each circuit is given a three bit sync mode control which is defined as:  
Table 3: SYNC MODES  
MODE  
SYNC DESCRIPTION  
0
1
2
3
4
5
6
7
“0” (never asserted)  
SA  
SB  
DSA  
DSB  
TC  
OS  
“1” (always asserted)  
NOTE: the internal syncs are active high. The SA and SB inputs have been inverted to be the active  
high syncs SA and SB.  
The suggested default setting for SYNC_REG0 is to sync everything to SA, value = 0249 (HEX).  
ADDRESS 1: SYNC_REG0  
BIT  
TYPE  
NAME  
DESCRIPTION  
0-2 (LSBs)  
3-5  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
COUNT_SYNC  
OUTPUT_SYNC  
OFFSET_SYNC  
SNAP_SYNC  
-
The counter sync selection  
The selected sync is inverted and output on the SO pin.  
The symbol offset sync.  
6-8  
9-11  
12  
The snapshot memory can be triggered by this sync.  
unused  
13  
USE_CLK_EN  
The clock enables CKENA and CKENB are ignored  
when this bit is low.  
14,15  
R/W  
POWER_DOWN  
These bits control the power down and keep alive circuit.  
POWER_DOWN  
MODE  
0,1  
2
3
Power down  
Clock loss detect mode  
Clock loss detect off  
The USE_CLK_EN and POWER_DOWN bits initialize to zero upon power up. This puts the chip in  
the power down mode to prevent a current surge if there is no clock provided. See Section 2.13 for details.  
Texas Instruments Incorporated  
- 17 -  
This document contains information which may be changed at any time without notice  
 复制成功!