欢迎访问ic37.com |
会员登录 免费注册
发布采购

GC3021A-PQ 参数 Datasheet PDF下载

GC3021A-PQ图片预览
型号: GC3021A-PQ
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V混频器和载波去除芯片 [3.3V MIXER AND CARRIER REMOVAL CHIP]
分类和应用: 电信集成电路电信电路
文件页数/大小: 38 页 / 269 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号GC3021A-PQ的Datasheet PDF文件第11页浏览型号GC3021A-PQ的Datasheet PDF文件第12页浏览型号GC3021A-PQ的Datasheet PDF文件第13页浏览型号GC3021A-PQ的Datasheet PDF文件第14页浏览型号GC3021A-PQ的Datasheet PDF文件第16页浏览型号GC3021A-PQ的Datasheet PDF文件第17页浏览型号GC3021A-PQ的Datasheet PDF文件第18页浏览型号GC3021A-PQ的Datasheet PDF文件第19页  
GC3021A 3.3V MIXER AND CARRIER REMOVAL CHIP  
SLWS137A  
3.1  
PIN DESCRIPTIONS  
SIGNAL  
I[0:11]  
DESCRIPTION  
IN-PHASE INPUT DATA. Active high  
The 12 bit two’s complement input samples for the I half of the  
complex input. New samples are clocked into the chip on the rising  
edge of the clock.  
Q[0:11]  
CIN  
QUADRATURE INPUT DATA. Active high  
The 12 bit two’s complement input samples for the Q-half of the  
complex input. New samples are clocked into the chip on the rising  
edge of the clock.  
NCO CARRY INPUT. Active high  
The carry input to the phase accumulator in the NCO. The CIN  
input can be used to increase the tuning resolution of the NCO.  
This signal is clocked into the chip on the rising edge of the clock.  
The CIN input is cleared by the chip during diagnostics.  
EIN  
PHASE ERROR INPUT. Active high  
This input can be used as the error input into the PLL circuit. This  
signal is clocked into the chip on the rising edge of the clock.  
SA,SB  
SYNC INPUTS. Active low  
The sync inputs to the chip. All timers, accumulators, and control  
counters are, or can be, synchronized to these syncs. The syncs  
are clocked into the chip on the rising edge of the clock.  
SN  
CK  
SNAPSHOT SYNC. Active low  
The snapshot sync is provided to synchronously start the data  
snapshot. This signal is clocked into the chip on the rising edge of  
the clock.  
CLOCK INPUT. Active high  
The clock input to the chip. The I, Q, SA, SB, SN, CKENA,  
CKENB, EIN and CIN signals are clocked into the chip on the  
rising edge of this clock. The YA, YB, YC, YD, EOUT and SO  
signals are clocked out on the rising edge of this clock.  
CKENA, CKENB  
CLOCK ENABLE INPUTS. Active low  
The clock enable inputs to the chip. These signals are gated with  
CK to generate the chip’s internal clock. CKENA and CKENB are  
clocked into the chip on the rising edge of CK and will enable or  
disable the following clock edge. A low level on both CKENA and  
CKENB enables the clock edge.  
YA[0:11]  
YB[0:11]  
YC[0:11]  
YD[0:11]  
YA OUTPUT DATA. Active high  
YB OUTPUT DATA. Active high  
YC OUTPUT DATA. Active high  
YD OUTPUT DATA. Active high  
These pins output the complex mixer or symbol outputs. The bits  
are clocked out on the rising edge of the clock.  
AOE,BOE,COE,DOE  
OUTPUT ENABLES. Active low  
The YA, YB, YC and YD output pins are put into a high impedance  
state when these pins are high. AOE controls the YA output pins.  
BOE controls the YB output pins. COE controls the YC output  
pins. DOE controls the YD output pins.  
Texas Instruments Incorporated  
- 13 -  
This document contains information which may be changed at any time without notice  
 复制成功!