欢迎访问ic37.com |
会员登录 免费注册
发布采购

DAC1220E/2K5G4 参数 Datasheet PDF下载

DAC1220E/2K5G4图片预览
型号: DAC1220E/2K5G4
PDF下载: 下载PDF文件 查看货源
内容描述: 20位,低功耗数位类比转换器 [20-Bit, Low-Power Digital-to-Analog Converter]
分类和应用: 转换器数模转换器光电二极管
文件页数/大小: 26 页 / 622 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号DAC1220E/2K5G4的Datasheet PDF文件第2页浏览型号DAC1220E/2K5G4的Datasheet PDF文件第3页浏览型号DAC1220E/2K5G4的Datasheet PDF文件第4页浏览型号DAC1220E/2K5G4的Datasheet PDF文件第5页浏览型号DAC1220E/2K5G4的Datasheet PDF文件第7页浏览型号DAC1220E/2K5G4的Datasheet PDF文件第8页浏览型号DAC1220E/2K5G4的Datasheet PDF文件第9页浏览型号DAC1220E/2K5G4的Datasheet PDF文件第10页  
DAC1220  
SBAS082G FEBRUARY 1998REVISED SEPTEMBER 2009...................................................................................................................................... www.ti.com  
THEORY OF OPERATION  
Self-Calibration System  
The DAC1220 is a monolithic 20-bit delta-sigma (ΔΣ)  
digital-to-analog converter (DAC) designed for  
applications requiring extremely high precision. The  
delta-sigma topology used in the DAC1220 ensures  
20-bit monotonicity over the industrial temperature  
range. The DAC1220 can also be operated in 16-bit  
mode, which gives a faster settling time at the  
expense of higher noise.  
The self-calibration system of the DAC1220  
measures the DAC output and calculates appropriate  
gain and offset calibration constants. The output  
changes during calibration, but can optionally be  
disconnected during the procedure.  
Offset calibration is performed by setting the DAC  
output voltage to mid-scale and repeatedly comparing  
the DAC output to the VREF voltage using an  
auto-zeroed comparator, which is re-zeroed after  
every comparison. The comparator results are  
recorded and averaged, two’s complement adjusted,  
and placed in the Offset Calibration Register.  
The core of the DAC1220 consists of an interpolation  
filter and a second-order delta-sigma modulator. The  
output of the modulator is passed to a first-order  
switched-capacitor filter in series with a second-order  
continuous-time filter, which generates the output  
voltage.  
Gain calibration is performed in a similar way, except  
To increase settling time, the DAC1220 can adjust its  
filter cutoff frequency when it detects a voltage output  
step of greater than approximately 40mV. This  
behavior can be disabled.  
that  
the  
correction  
is  
done  
against  
an  
internally-generated reference voltage, and the final  
register value is calculated differently. The Full-Scale  
Calibration Register result represents the gain code  
and is not two’s complement adjusted. Changing the  
Gain Register value can change the range of  
voltages that are output for the same digital codes,  
An onboard self-calibration facility compensates for  
internal offset and gain errors. Calibration values may  
be stored and loaded externally if desired.  
centered on VREF  
.
The DAC1220 can be put into a sleep mode, in which  
power consumption is cut by about 1/6 to  
approximately 0.45mW. In sleep mode, the output is  
disconnected.  
BASIC CONNECTIONS  
A schematic showing basic connections to the  
DAC1220 is given in Figure 5.  
The DAC1220 is controlled using a synchronous  
serial interface, using either two or three wires. The  
interface may be operated bidirectionally or  
unidirectionally; readback is optional.  
+5V  
µ
4.7 F  
Ceramic  
DVDD  
XOUT  
XIN  
SCLK  
SDIO  
CS  
SPI CLOCK  
12pF(1)  
12pF(1)  
SPI DATA  
2.5MHz  
From Chip Select or Ground  
DGND  
AVDD  
DNC  
DNC  
DNC  
AGND  
VREF  
VOUT  
C2  
+2.5V from  
Voltage Reference  
+5V  
VOUT  
(2)  
C2  
(2)  
C1  
µ
4.7 F  
Ceramic  
C1  
NOTES: (1) Depends on crystal and board layout. (2) See text for recommended values.  
Figure 5. DAC1220 Schematic  
6
Submit Documentation Feedback  
Copyright © 1998–2009, Texas Instruments Incorporated  
Product Folder Link(s): DAC1220  
 复制成功!