ADS131B04-Q1
ZHCSMK3B –NOVEMBER 2020 –REVISED NOVEMBER 2021
www.ti.com.cn
8.6.23 CH2_GCAL_MSB Register (Address = 16h) [reset = 8000h]
The CH2_GCAL_MSB register is shown in 图8-48 and described in 表8-35.
Return to the Summary Table.
图8-48. CH2_GCAL_MSB Register
15
14
13
12
11
10
9
1
8
0
GCAL2_MSB[15:8]
R/W-10000000b
7
6
5
4
3
2
GCAL2_MSB[7:0]
R/W-00000000b
表8-35. CH2_GCAL_MSB Register Field Descriptions
Bit
15:0
Field
GCAL2_MSB[15:0]
Type
Reset
Description
Channel 2 gain calibration register bits [23:8]
Unsigned number for the gain range from 0.0 to 2.0 x (224 –1) / 224
R/W
10000000
00000000b
8.6.24 CH2_GCAL_LSB Register (Address = 17h) [reset = 0000h]
The CH2_GCAL_LSB register is shown in 图8-49 and described in 表8-36.
Return to the Summary Table.
图8-49. CH2_GCAL_LSB Register
15
14
13
12
11
10
2
9
1
8
0
GCAL2_LSB[7:0]
R/W-00000000b
7
6
5
4
3
RESERVED
R-00000000b
表8-36. CH2_GCAL_LSB Register Field Descriptions
Bit
Field
Type
Reset
00000000b Channel 2 gain calibration register bits [7:0]
Unsigned number for the gain range from 0.0 to 2.0 x (224 –1) / 224
00000000b Reserved
Always reads 00000000b
Description
15:8
GCAL2_LSB[7:0]
R/W
7:0
RESERVED
R
Copyright © 2022 Texas Instruments Incorporated
56
Submit Document Feedback
Product Folder Links: ADS131B04-Q1