欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1215F-68IMR/F 参数 Datasheet PDF下载

73S1215F-68IMR/F图片预览
型号: 73S1215F-68IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 80515系统级芯片, USB , ISO 7816 / EMV ,密码键盘和更多 [80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More]
分类和应用: 多功能外围设备微控制器和处理器外围集成电路时钟
文件页数/大小: 136 页 / 1028 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1215F-68IMR/F的Datasheet PDF文件第88页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第89页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第90页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第91页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第93页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第94页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第95页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第96页  
73S1215F Data Sheet  
DS_1215F_003  
Card Status/Control Register (CRDCtl): 0xFE05 Å 0x00  
This register is used to configure the card detect pin (DETCARD) and monitor card detect status. This  
register be written to properly configure Debounce, Detect_Polarity (= 0 or = 1), and the pull-up/down  
enable before setting CDETEN. The card detect logic is functional even without smart card logic clock.  
When the PWRDN bit is set = 1, no debounce is provided but card presence is operable.  
MSB  
DEBOUN CDETEN  
LSB  
DETPOL PUENB  
PDEN  
CARDIN  
Bit  
Symbol  
Function  
Debounce – When set = 1, this will enable hardware de-bounce  
of the card detect pin. The de-bounce function shall wait for  
64ms of stable card detect assertion before setting the CARDIN  
bit. This counter/timer uses the keypad clock as a source of  
1kHz signal. De-assertion of the CARDIN bit is immediate upon  
de-assertion of the card detect pin(s).  
CRDCtl.7  
DEBOUN  
Card Detect Enable – When set = 1, activates card detection  
input. Default upon power-on reset is 0.  
CRDCtl.6  
CDETEN  
CRDCtl.5  
CRDCtl.4  
Detect Polarity – When set = 1, the DETCARD pin shall interpret  
a logic 1 as card present.  
CRDCtl.3  
DETPOL  
CRDCtl.2  
CRDCtl.1  
PUENB  
PDEN  
Enable pull-up current on DETCARD pin (active low).  
Enable pull-down current on DETCARD pin.  
Card Inserted – (Read only). 1 = card inserted, 0 = card not  
inserted. A change in the value of this bit is a “card event.” A  
read of this bit indicates whether smart card is inserted or not  
inserted in conjunction with the DETPOL setting.  
CRDCtl.0  
CARDIN  
92  
Rev. 1.4  
 
 复制成功!