欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1215F-68IMR/F 参数 Datasheet PDF下载

73S1215F-68IMR/F图片预览
型号: 73S1215F-68IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 80515系统级芯片, USB , ISO 7816 / EMV ,密码键盘和更多 [80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More]
分类和应用: 多功能外围设备微控制器和处理器外围集成电路时钟
文件页数/大小: 136 页 / 1028 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1215F-68IMR/F的Datasheet PDF文件第84页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第85页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第86页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第87页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第89页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第90页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第91页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第92页  
73S1215F Data Sheet  
DS_1215F_003  
Smart Card Interrupt Register (SCInt): 0xFE01 Å 0x00  
When the smart card interrupt is asserted, the firmware can read this register to determine the actual  
cause of the interrupt. The bits are cleared when this register is read. Each interrupt can be disabled by  
the Smart Card Interrupt Enable register. Error processing must be handled by the firmware. This  
register relates to the interface that is active – see the SCSel register.  
Table 82: The SCInt Register  
MSB  
LSB  
TXEVT TXSENT TXERR RXERR  
WAITTO CRDEVT VCCTMRI RXDAV  
Bit  
Symbol  
Function  
Wait Timeout – An ATR or card wait timeout has occurred. In sync  
mode, this interrupt is asserted when the RLen counter (it advances on  
falling edges of CLK/ETU) reaches the loaded (max) value. This bit is  
cleared when the SCInt register is read. When running in Synchronous  
Clock Stop Mode, this bit becomes RLenINT interrupt (set when the Rlen  
counter reaches the terminal count).  
SCInt.7  
WAITTO  
Card Event – A card event is signaled via pin DETCARD either when the  
Card was inserted or removed (read the CRDCtl register to determine  
card presence) or there was a fault condition in the interface circuitry.  
This bit is functional even if the smart card logic clock is disabled and  
when the PWRDN bit is set. This bit is cleared when the SCInt register is  
read.  
SCInt.6  
SCInt.5  
SCInt.4  
CRDEVT  
VCCTMRI  
RXDAV  
VCC Timer – This bit is set when the VCCTMR times out. This bit is  
cleared when the SCInt register is read.  
Rx Data Available – Data was received from the smart card because the  
Rx FIFO is not empty. In bypass mode, this interrupt is generated on a  
falling edge of the smart card I/O line. After receiving this interrupt in  
bypass mode, firmware should disable it until the firmware has received  
the entire byte and is waiting for the next start delimiter. This bit is  
cleared when there is no RX data available in the RX FIFO.  
TX Event – Set whenever the TXEMTY or TXFULL bits are set in the  
SRXCtl SFR. This bit is cleared when the STXCtl register is read.  
SCInt.3  
SCInt.2  
TXEVNT  
TXSENT  
TX Sent – Set whenever the ISO UART has successfully transmitted a  
byte to the smart card. Also set when a CRC/LRC byte is sent in T=1  
mode. Will not be set in T=0 when a break is detected at the end of a  
byte (when break detection is enabled). This bit is cleared when the  
SCInt register is read.  
TX Error – An error was detected during the transmission of data to the  
smart card as indicated by either BREAKD or TXUNDR bit being set in  
the STXCtl SFR. Additional information can be found in that register  
description. This bit is cleared when the STXCtl register is read.  
SCInt.1  
SCInt.0  
TXERR  
RXERR  
RX Error – An error was detected during the reception of data from the  
smart card. Additional information can be found in the SRXCtl register.  
This interrupt will be asserted for RXOVRR, or RX Parity error events.  
This bit is cleared when the SRXCtl register is read.  
88  
Rev. 1.4  
 
 复制成功!