欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1215F-68IMR/F 参数 Datasheet PDF下载

73S1215F-68IMR/F图片预览
型号: 73S1215F-68IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 80515系统级芯片, USB , ISO 7816 / EMV ,密码键盘和更多 [80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More]
分类和应用: 多功能外围设备微控制器和处理器外围集成电路时钟
文件页数/大小: 136 页 / 1028 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1215F-68IMR/F的Datasheet PDF文件第81页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第82页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第83页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第84页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第86页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第87页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第88页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第89页  
DS_1215F_003  
73S1215F Data Sheet  
START Bit  
CLK  
IO  
Data from Card -end of ATR  
Data from TX FIFO  
6
RLength  
Count MAX  
RLen=0  
Rlen=1  
RLength Count - was set for length of ATR  
RLength Interrupt  
5
1
2
CLK Stop  
CLK Stop Level  
IO Bit  
3
7
IODir Bit  
6
TX/RX Mode Bit  
TX = '1'  
4
1. Interrupt generated when Rlength counter is MAX.  
2. Read and clear Interrupt.  
3. Set CLK Stop and CLK Stop level high in Interrupt routine.  
4. Set TX/RX Bit to TX mode.  
5. Reload Rlength Counter.  
6. Set IO Bit low and IODir = Output. Since Rlen=(MAX or 0) and TX/RX =1, IO pin is controlled by IO bit.  
7. Clear CLK Stop and CLK Stop level.  
Note: Data in TX fifo should not be Empty here.  
Synchronous Clock Start/Stop Mode style Start bit procedure. This procedure should be used to  
generate the start bit insertion in Synchronous mode for Synchronous Clock Start/Stop Mode protocol.  
Figure 23: Creation of Synchronous Clock Start/Stop Mode Start Bit in Sync Mode  
STOP Bit  
CLK  
I2CMode = 1: Data to/from Card  
I2CMode = 0: Data from TX fifo  
I2CMode = 1:ACK Bit (to/from card)  
I2CMode = 0: Data from TX fifo  
Min ½ ETU  
IO  
RLength Count MAX  
2
6
RLength Count  
(Rlength = 9)  
1
RLength Interrupt  
CLK Stop  
7
3
CLK Stop Level  
IO Bit  
4
IODir Bit  
TX/RX Mode Bit  
TX = '1'  
5
1. Interrupt generated when Rlength counter is MAX.  
2. Read and clear Interrupt.  
3. Set CLK Stop and CLK Stop level high, set IO Bit low and IODir = Output.  
4. Set IO Bit High and IODir = Output.  
5. Set TX/RX Bit to RX mode.  
6. Reload Rlength Counter.  
7. Clear CLK Stop and CLK Stop level.  
Synchronous Clock Start/Stop Mode Stop bit procedure. This procedure should be used to  
generate the Stop bit in Synchronous Mode.  
Figure 24: Creation of Synchronous Clock Start/Stop Mode Stop Bit in Sync Mode  
Rev. 1.4  
85  
 
 复制成功!