欢迎访问ic37.com |
会员登录 免费注册
发布采购

OB59A16U1U48VP 参数 Datasheet PDF下载

OB59A16U1U48VP图片预览
型号: OB59A16U1U48VP
PDF下载: 下载PDF文件 查看货源
内容描述: SM59A16U1 8位微控制器 64KB具有ISP闪存 & 6K + 256B RAM嵌入式 [SM59A16U1 8-Bit Micro-controller 64KB with ISP Flash & 6K+256B RAM embedded]
分类和应用: 闪存微控制器
文件页数/大小: 146 页 / 4372 K
品牌: SYNCMOS [ SYNCMOS TECHNOLOGIES,INC ]
 浏览型号OB59A16U1U48VP的Datasheet PDF文件第102页浏览型号OB59A16U1U48VP的Datasheet PDF文件第103页浏览型号OB59A16U1U48VP的Datasheet PDF文件第104页浏览型号OB59A16U1U48VP的Datasheet PDF文件第105页浏览型号OB59A16U1U48VP的Datasheet PDF文件第107页浏览型号OB59A16U1U48VP的Datasheet PDF文件第108页浏览型号OB59A16U1U48VP的Datasheet PDF文件第109页浏览型号OB59A16U1U48VP的Datasheet PDF文件第110页  
SM59A16U1  
8-Bit Micro-controller  
64KB with ISP Flash  
& 6K+256B RAM embedded  
SPIRST: SPI Re-start (Slave mode used only)  
SPIRST = 0 - Re-start function disable.SPI transmit/receive data when SS active.  
In SPITXD/SPIRXD buffer, data got from previous SS active period will not be removed (i.e. it's valid).  
SPIRST = 1 - Re-start function enable.SPI transmit/receive new data when SS re-active;  
In SPITXD/SPIRXD buffer, data got from previous SS active period will be removed (i.e. It's invalid).  
\TBC[2:0]: SPI transmitter bit counter.  
TBC[2:0]  
0:0:0  
0:0:1  
0:1:0  
0:1:1  
1:0:0  
1:0:1  
1:1:0  
1:1:1  
Bit counter  
8 bits output  
1 bit output  
2 bits output  
3 bits output  
4 bits output  
5 bits output  
6 bits output  
7 bits output  
RBC[2:0]: SPI receiver bit counter.  
RBC[2:0]  
0:0:0  
Bit counter  
8 bits input  
1 bit input  
2 bits input  
3 bits input  
4 bits input  
5 bits input  
6 bits input  
7 bits input  
0:0:1  
0:1:0  
0:1:1  
1:0:0  
1:0:1  
1:1:0  
1:1:1  
15.3  
SPI Status Register (SPIS )  
Mnemonic: SPIS  
Address:F5H  
Reset  
7
6
5
4
3
2
1
0
SPIRF  
SPIMLS SPIOV SPITXIF SPITDR SPIRXIF SPIRDR SPIRS 40H  
SPIRF: SPI SS pin Release Flag.  
This bit is set when SS pin release & SPIRST as „1‟.  
SPIMLS: MSB or LSB first output /input Select.  
SPIMLS = 1 is MSB first output/input.  
SPIMLS = 0 is LSB first output/input.  
SPIOV: Overflow flag.  
When SPIRDR is set and next data already into shift register, this flag will be set.  
It is clear by hardware, when SPIRDR is cleared.  
SPITXIF: Transmit Interrupt Flag.  
This bit is set when the data of the SPITXD register is downloaded to the shift register.  
SPITDR: Transmit Data Ready.  
When MCU finish writing data to SPITXD register, the MCU needs to set this bit to „1‟ to  
inform the SPI module to send the data. After SPI module finishes sending the data  
Specifications subject to change without notice contact your sales representatives for the most recent information.  
ISSFD-M071 Ver A SM59A16U1 04/12/2013  
- 106 -  
 复制成功!