欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM8S207C6T3 参数 Datasheet PDF下载

STM8S207C6T3图片预览
型号: STM8S207C6T3
PDF下载: 下载PDF文件 查看货源
内容描述: 性能线, 24兆赫STM8S 8位MCU ,高达128 KB闪存,集成的EEPROM , 10位ADC ,定时器, 2个UART , SPI , I²C , CAN [Performance line, 24 MHz STM8S 8-bit MCU, up to 128 Kbytes Flash, integrated EEPROM,10-bit ADC, timers, 2 UARTs, SPI, I²C, CAN]
分类和应用: 闪存可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 103 页 / 1740 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM8S207C6T3的Datasheet PDF文件第31页浏览型号STM8S207C6T3的Datasheet PDF文件第32页浏览型号STM8S207C6T3的Datasheet PDF文件第33页浏览型号STM8S207C6T3的Datasheet PDF文件第34页浏览型号STM8S207C6T3的Datasheet PDF文件第36页浏览型号STM8S207C6T3的Datasheet PDF文件第37页浏览型号STM8S207C6T3的Datasheet PDF文件第38页浏览型号STM8S207C6T3的Datasheet PDF文件第39页  
STM8S207xx, STM8S208xx  
Table 8. I/O port hardware register map (continued)  
Address Register name  
Memory and register map  
Reset  
status  
Block  
Register label  
0x00 500F  
0x00 5010  
0x00 5011  
0x00 5012  
0x00 5013  
0x00 5014  
0x00 5015  
0x00 5016  
0x00 5017  
0x00 5018  
0x00 5019  
0x00 501A  
0x00 501B  
0x00 501C  
0x00 501D  
0x00 501E  
0x00 501F  
0x00 5020  
0x00 5021  
0x00 5022  
0x00 5023  
0x00 5024  
0x00 5025  
0x00 5026  
0x00 5027  
0x00 5028  
0x00 5029  
0x00 502A  
0x00 502B  
0x00 502C  
PD_ODR  
PD_IDR  
PD_DDR  
PD_CR1  
PD_CR2  
PE_ODR  
PE_IDR  
PE_DDR  
PE_CR1  
PE_CR2  
PF_ODR  
PF_IDR  
PF_DDR  
PF_CR1  
PF_CR2  
PG_ODR  
PG_IDR  
PG_DDR  
PG_CR1  
PG_CR2  
PH_ODR  
PH_IDR  
PH_DDR  
PH_CR1  
PH_CR2  
PI_ODR  
PI_IDR  
Port D data output latch register  
Port D input pin value register  
Port D data direction register  
Port D control register 1  
0x00  
0x00  
0x00  
0x02  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
Port D  
Port D control register 2  
Port E data output latch register  
Port E input pin value register  
Port E data direction register  
Port E control register 1  
Port E  
Port F  
Port G  
Port H  
Port I  
Port E control register 2  
Port F data output latch register  
Port F input pin value register  
Port F data direction register  
Port F control register 1  
Port F control register 2  
Port G data output latch register  
Port G input pin value register  
Port G data direction register  
Port G control register 1  
Port G control register 2  
Port H data output latch register  
Port H input pin value register  
Port H data direction register  
Port H control register 1  
Port H control register 2  
Port I data output latch register  
Port I input pin value register  
Port I data direction register  
Port I control register 1  
PI_DDR  
PI_CR1  
PI_CR2  
Port I control register 2  
Doc ID 14733 Rev 9  
35/103  
 复制成功!