欢迎访问ic37.com |
会员登录 免费注册
发布采购

M41T00M6F 参数 Datasheet PDF下载

M41T00M6F图片预览
型号: M41T00M6F
PDF下载: 下载PDF文件 查看货源
内容描述: 串行实时时钟 [Serial real-time clock]
分类和应用: 计时器或实时时钟微控制器和处理器外围集成电路光电二极管PC
文件页数/大小: 25 页 / 206 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号M41T00M6F的Datasheet PDF文件第4页浏览型号M41T00M6F的Datasheet PDF文件第5页浏览型号M41T00M6F的Datasheet PDF文件第6页浏览型号M41T00M6F的Datasheet PDF文件第7页浏览型号M41T00M6F的Datasheet PDF文件第9页浏览型号M41T00M6F的Datasheet PDF文件第10页浏览型号M41T00M6F的Datasheet PDF文件第11页浏览型号M41T00M6F的Datasheet PDF文件第12页  
Device operation  
M41T00  
2.4  
Stop data transfer  
A change in the state of the data line, from low to high, while the clock is high, defines the  
STOP condition.  
2.5  
Data valid  
The state of the data line represents valid data when after a start condition, the data line is  
stable for the duration of the high period of the clock signal. The data on the line may be  
changed during the low period of the clock signal. There is one clock pulse per bit of data.  
Each data transfer is initiated with a start condition and terminated with a stop condition.  
The number of data bytes transferred between the start and stop conditions is not limited.  
The information is transmitted byte-wide and each receiver acknowledges with a ninth bit.  
By definition, a device that gives out a message is called “transmitter”, the receiving device  
that gets the message is called “receiver”. The device that controls the message is called  
“master”. The devices that are controlled by the master are called “slaves”.  
2.6  
Acknowledge  
Each byte of eight bits is followed by one acknowledge bit. This acknowledge bit is a low  
level put on the bus by the receiver, whereas the master generates an extra acknowledge  
related clock pulse.  
A slave receiver which is addressed is obliged to generate an acknowledge after the  
reception of each byte. Also, a master receiver must generate an acknowledge after the  
reception of each byte that has been clocked out of the slave transmitter.  
The device that acknowledges has to pull down the SDA line during the acknowledge clock  
pulse in such a way that the SDA line is a stable low during the high period of the  
acknowledge related clock pulse. Of course, setup and hold times must be taken into  
account. A master receiver must signal an end-of-data to the slave transmitter by not  
generating an acknowledge on the last byte that has been clocked out of the slave. In this  
case, the transmitter must leave the data line high to enable the master to generate the  
STOP condition.  
8/25  
 复制成功!