欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9118_07 参数 Datasheet PDF下载

LAN9118_07图片预览
型号: LAN9118_07
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100非PCI以太网控制器 [High Performance Single-Chip 10/100 Non-PCI Ethernet Controller]
分类和应用: 控制器PC以太网局域网(LAN)标准
文件页数/大小: 129 页 / 1455 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9118_07的Datasheet PDF文件第74页浏览型号LAN9118_07的Datasheet PDF文件第75页浏览型号LAN9118_07的Datasheet PDF文件第76页浏览型号LAN9118_07的Datasheet PDF文件第77页浏览型号LAN9118_07的Datasheet PDF文件第79页浏览型号LAN9118_07的Datasheet PDF文件第80页浏览型号LAN9118_07的Datasheet PDF文件第81页浏览型号LAN9118_07的Datasheet PDF文件第82页  
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
16-19  
TX FIFO Size (TX_FIF_SZ). Sets the size of the TX FIFOs in 1KB values  
to a maximum of 14KB. The TX Status FIFO consumes 512 bytes of the  
space allocated by TX_FIF_SIZ, and the TX data FIFO consumes the  
remaining space specified by TX_FIF_SZ. The minimum size of the TX  
FIFOs is 2KB (TX data and status combined). The TX data FIFO is used for  
both TX data and TX commands.  
R/W  
5h  
The RX status and data FIFOs consume the remaining space, which is  
equal to 16KB – TX_FIF_SIZ. See Section 5.3.9.1, "Allowable settings for  
Configurable FIFO Memory Allocation," on page 79 for more information.  
15-14  
13-12  
Reserved  
RO  
-
Threshold Control Bits (TR). These control the transmit threshold values  
the MIL should use. These bits are used when the SF bit is reset. The host  
can program the Transmit threshold by setting these bits. The intent is to  
allow the MIL to transfer data to the final destination only after the threshold  
value is met.  
R/W  
00  
In 10Mbps mode (TTM = 1) the threshold is set as follows:  
[13]  
0
[12]  
0
Threshold (DWORDS)  
012h  
018h  
020h  
028h  
0
1
1
0
1
1
In 100Mbps mode (TTM = 0) the threshold is set by as follows:  
[13]  
0
[12]  
0
Threshold (DWORDS)  
020h  
040h  
080h  
100h  
0
1
1
0
1
1
11-3  
2
Reserved  
RO  
RO  
-
-
32/16-bit Mode. When set, the LAN9118 is set for 32-bit operation. When  
clear, it is configured for 16-bit operation. This field is the value of the  
D32/nD16 strap.  
1
Soft Reset Time-out (SRST_TO). If a software reset is attempted when the  
internal PHY is not in the operational state (RX_CLK and TX_CLK running),  
the reset will not complete and the soft reset operation will time-out and this  
bit will be set to a ‘1’. The host processor must correct the problem and  
issue another soft reset.  
RO  
0
Revision 1.3 (05-31-07)  
SMSC LAN9118  
DATA7S8HEET  
 复制成功!