欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37N3869 参数 Datasheet PDF下载

FDC37N3869图片预览
型号: FDC37N3869
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V超级I / O控制器,红外支持 [3.3V SUPER I/O CONTROLLER WITH INFRARED SUPPORT]
分类和应用: 控制器
文件页数/大小: 136 页 / 718 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37N3869的Datasheet PDF文件第58页浏览型号FDC37N3869的Datasheet PDF文件第59页浏览型号FDC37N3869的Datasheet PDF文件第60页浏览型号FDC37N3869的Datasheet PDF文件第61页浏览型号FDC37N3869的Datasheet PDF文件第63页浏览型号FDC37N3869的Datasheet PDF文件第64页浏览型号FDC37N3869的Datasheet PDF文件第65页浏览型号FDC37N3869的Datasheet PDF文件第66页  
RCVR FIFO Error, Bit 7  
The RCVR FIFO Error bit is permanently set to logic “0” in the 450 mode. In the FIFO mode this bit is set to a logic  
“1” when there is at least one parity error, framing error or break indication in the FIFO. This bit is cleared when the  
LSR is read if there are no subsequent errors in the FIFO.  
MODEM STATUS REGISTER (MSR)  
The Modem Status register (Address Offset = 6H, DLAB = X, READ/WRITE) provides the current state of the control  
lines from the MODEM or peripheral device. In addition to this current state information, four bits of the MODEM  
Status Register provide state change information. These four bits are set to logic “1” whenever a control input  
from the MODEM changes state. They are reset to logic “0” whenever the MODEM Status Register is read.  
Delta Clear To Send, Bit 0  
The Delta Clear To Send (DCTS) bit indicates that the nCTS input to the chip has changed state since the last  
time the MSR was read.  
Delta Data Set Ready, Bit 1  
The Delta Data Set Ready (DDSR) bit indicates that the nDSR input has changed state since the last time the MSR  
was read.  
Trailing Edge Of Ring Indicator, Bit 2  
The Trailing Edge of Ring Indicator (TERI) bit indicates that the nRI input has changed from logic “0” to logic “1”.  
Delta Data Carrier Detect, Bit 3  
The Delta Data Carrier Detect (DDCD) bit indicates that the nDCD input to the chip has changed state.  
Note: Whenever bits 0, 1, 2, or 3 are set to a logic “1”, a MODEM Status Interrupt is generated.  
Clear To Send, Bit 4  
The Clear To Send bit is the complement of the Clear To Send input (nCTS). If the Loop bit of the MCR is set to logic  
“1”, this bit is equivalent to nRTS in the MCR.  
Data Set Ready, Bit 5  
The Data Set Ready bit is the complement of the Data Set Ready input (nDSR). If the Loop bit of the MCR is set to  
logic “1”, this bit is equivalent to DTR in the MCR.  
Ring Indicator, Bit 6  
The Ring Indicator bit is the complement of the Ring Indicator input (nRI). If the Loop bit of the MCR is set to logic  
“1”, this bit is equivalent to OUT1 in the MCR.  
Data Carrier Detect, Bit 7  
The Data Carrier Detect bit is the complement of the Data Carrier Detect input (nDCD). If the Loop bit of the MCR is  
set to logic “1”, this bit is equivalent to OUT2 in the MCR.  
SCRATCHPAD REGISTER (SCR)  
The Scratchpad register (Address Offset =7H, DLAB =X, READ/WRITE) has no effect on the operation of the Serial  
Port. It is intended as a scratchpad register to be used by the programmer to hold data temporarily.  
SMSC DS – FDC37N3869  
Page 62  
Rev. 10/25/2000  
 复制成功!