5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
A0-A2
VALID
t1
t2
nCS
t4
t7
t3
DIR
t5
t6
nDS
t10
t11
Note 2
t8
t9
D0-D7
VALID DATA
CASE 2: RBUSTMG bit = 1
Parameter
min
max
units
t1
t2
t3
t4
t5
Address Setup to nDS Active
-5
0
-5
0
nS
nS
nS
nS
nS
Address Hold from nDS Inactive
nCS Setup to nDS Active
nCS Hold from nDS Inactive
DIR Setup to nDS Active
10
t6
t7
t8
t9
t10
t11
Cycle Time (nDS Low to Next Time Low)
DIR Hold from nDS Inactive
nDS Low to Valid Data
nDS High to Data High Impedence
nDS Low Width
nS
nS
nS
nS
nS
nS
4TARB*+30
10
60**
20
0
100
30
nDS High Width
*
TARB is the Arbitration Clock Period
TARB is identical to Topr if SLOW ARB = 0
TARB is twice Topr if SLOW ARB = 1
Topr is the period of operation clock. It depends on CKUP1 and CKUP0 bits
** t8 is measured from the latest active (valid) timing among nCS, nDS, A0-A2.
The Microcontroller typically accesses the COM20020 on every other cycle.
Therefore, the cycle time specified in the microcontroller's datasheet
should be doubled when considering back-to-back COM20020 cycles.
Note 1:
Note 2:
Read cycle for Address Pointer Low/High Registers occurring after an access
to Data Register requires a minimum of 5TARB from the trailing edge of nDS to
the leading edge of the next nDS.
FIGURE 18 - NON-MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; READ CYCLE
SMSC COM20020I 3.3V
Page 55
Revision 12-06-06
DATASHEET