SiI 1160 PanelLink Transmitter
Data Sheet
TFT Panel Data Mapping
The following TFT data mapping tables are strictly listed for single link TFT applications only. For DSTN mapping
please refer to Application Note SiI-AN-0007-A. SiI 1151 and SiI 1161 have the same pinout.
Table 3. One Pixel/Clock Input/Output TFT Mode
TFT VGA Output Tx Input Data Rx Output Data TFT Panel Input
24-bpp 18-bpp 1160
164
D0
1161
QE0
141B 24-bpp 18-bpp
B0
B1
B2
B3
B4
B5
B6
B7
G0
G1
G2
G3
G4
G5
G6
G7
R0
R1
R2
R3
R4
R5
R6
R7
DIE0
DIE1
Q0
Q1
B0
B1
B2
B3
B4
B5
B6
B7
G0
G1
G2
G3
G4
G5
G6
G7
R0
R1
R2
R3
R4
R5
R6
R7
D1
QE1
B0
B1
B2
B3
B4
B5
DIE2
D2
QE2
Q2
B0
B1
B2
B3
B4
B5
DIE3
D3
QE3
Q3
DIE4
D4
QE4
Q4
DIE5
D5
QE5
Q5
DIE6
D6
QE6
Q6
DIE7
D7
QE7
Q7
DIE8
D8
QE8
Q8
DIE9
D9
QE9
Q9
G0
G1
G2
G3
G4
G5
DIE10
DIE11
DIE12
DIE13
DIE14
DIE15
DIE16
DIE17
DIE18
DIE19
DIE20
DIE21
DIE22
DIE23
IDCK
D10
D11
D12
D13
D14
D15
D16
D17
D18
D19
D20
D21
D22
D23
IDCK
QE10
QE11
QE12
QE13
QE14
QE15
QE16
QE17
QE18
QE19
QE20
QE21
QE22
QE23
Q10
Q11
Q12
Q13
Q14
Q15
Q16
Q17
Q18
Q19
Q20
Q21
Q22
Q23
G0
G1
G2
G3
G4
G5
R0
R1
R2
R3
R4
R5
R0
R1
R2
R3
R4
R5
Shift
CLK
Shift
CLK
ODCK ODCK Shift CLK Shift CLK
VSYNC VSYNC VSYNC VSYNC VSYNC VSYNC VSYNC
HSYNC HSYNC HSYNC HSYNC HSYNC HSYNC HSYNC
VSYNC
HSYNC
DE
DE
DE
DE
DE
DE
DE
DE
For 18-bit mode, the Flat Panel Graphics Controller interfaces to the transmitter exactly the same as in the 24-bit
mode; however, 6 bits per channel (color) are used instead of 8. It is recommended that unused data bits be tied
low. As can be seen from the above table, the data mapping for less than 24-bit per pixel interfaces are MSB
justified. The data is sent during active display time while the control signals are sent during blank time. Note that
the three data channels (CH0, CH1, CH2) are mapped to Blue, Green and Red data respectively.
15
SiI-DS-0126-B