欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1005-C-GM 参数 Datasheet PDF下载

SI1005-C-GM图片预览
型号: SI1005-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILICON [ SILICON ]
 浏览型号SI1005-C-GM的Datasheet PDF文件第116页浏览型号SI1005-C-GM的Datasheet PDF文件第117页浏览型号SI1005-C-GM的Datasheet PDF文件第118页浏览型号SI1005-C-GM的Datasheet PDF文件第119页浏览型号SI1005-C-GM的Datasheet PDF文件第121页浏览型号SI1005-C-GM的Datasheet PDF文件第122页浏览型号SI1005-C-GM的Datasheet PDF文件第123页浏览型号SI1005-C-GM的Datasheet PDF文件第124页  
Si1000/1/2/3/4/5  
direct addressing will access the SFR space. Instructions using indirect addressing above 0x7F access the  
upper 128 bytes of data memory. Figure 9.1 illustrates the data memory organization of the  
Si1000/1/2/3/4/5.  
9.2.1.1. General Purpose Registers  
The lower 32 bytes of data memory, locations 0x00 through 0x1F, may be addressed as four banks of gen-  
eral-purpose registers. Each bank consists of eight byte-wide registers designated R0 through R7. Only  
one of these banks may be enabled at a time. Two bits in the program status word, RS0 (PSW.3) and RS1  
(PSW.4), select the active register bank (see description of the PSW in SFR Definition 8.6). This allows  
fast context switching when entering subroutines and interrupt service routines. Indirect addressing modes  
use registers R0 and R1 as index registers.  
9.2.1.2. Bit Addressable Locations  
In addition to direct access to data memory organized as bytes, the sixteen data memory locations at 0x20  
through 0x2F are also accessible as 128 individually addressable bits. Each bit has a bit address from  
0x00 to 0x7F. Bit 0 of the byte at 0x20 has bit address 0x00 while bit7 of the byte at 0x20 has bit address  
0x07. Bit 7 of the byte at 0x2F has bit address 0x7F. A bit access is distinguished from a full byte access by  
the type of instruction used (bit source or destination operands as opposed to a byte source or destina-  
tion).  
The MCS-51™ assembly language allows an alternate notation for bit addressing of the form XX.B where  
XX is the byte address and B is the bit position within the byte. For example, the instruction:  
MOV  
C, 22.3h  
moves the Boolean value at 0x13 (bit 3 of the byte at location 0x22) into the Carry flag.  
9.2.1.3. Stack  
A programmer's stack can be located anywhere in the 256-byte data memory. The stack area is desig-  
nated using the Stack Pointer (SP) SFR. The SP will point to the last location used. The next value pushed  
on the stack is placed at SP+1 and then SP is incremented. A reset initializes the stack pointer to location  
0x07. Therefore, the first value pushed on the stack is placed at location 0x08, which is also the first regis-  
ter (R0) of register bank 1. Thus, if more than one register bank is to be used, the SP should be initialized  
to a location in the data memory not being used for data storage. The stack depth can extend up to  
256 bytes.  
9.2.2. External RAM  
There are 4096 bytes of on-chip RAM mapped into the external data memory space. All of these address  
locations may be accessed using the external move instruction (MOVX) and the data pointer (DPTR), or  
using MOVX indirect addressing mode (such as @R1) in combination with the EMI0CN register.  
120  
Rev. 1.0  
 复制成功!