欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F530-IM 参数 Datasheet PDF下载

C8051F530-IM图片预览
型号: C8051F530-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 8/4/2 KB ISP功能的Flash MCU系列 [8/4/2 kB ISP Flash MCU Family]
分类和应用:
文件页数/大小: 220 页 / 2701 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F530-IM的Datasheet PDF文件第79页浏览型号C8051F530-IM的Datasheet PDF文件第80页浏览型号C8051F530-IM的Datasheet PDF文件第81页浏览型号C8051F530-IM的Datasheet PDF文件第82页浏览型号C8051F530-IM的Datasheet PDF文件第84页浏览型号C8051F530-IM的Datasheet PDF文件第85页浏览型号C8051F530-IM的Datasheet PDF文件第86页浏览型号C8051F530-IM的Datasheet PDF文件第87页  
C8051F52x-53x  
SFR Definition 9.5. ACC: Accumulator  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Reset Value  
ACC.7  
ACC.6  
ACC.5  
ACC.4  
ACC.3  
ACC.2  
ACC.1  
ACC.0 00000000  
Bit  
Bit7  
Bit6  
Bit5  
Bit4  
Bit3  
Bit2  
Bit1  
Bit0  
Addressable  
SFR Address: 0xE0  
Bits7–0: ACC: Accumulator.  
This register is the accumulator for arithmetic operations.  
SFR Definition 9.6. B: B Register  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Reset Value  
B.7  
B.6  
B.5  
B.4  
B.3  
B.2  
B.1  
B.0  
00000000  
Bit  
Bit7  
Bit6  
Bit5  
Bit4  
Bit3  
Bit2  
Bit1  
Bit0  
Addressable  
SFR Address: 0xF0  
Bits7–0: B: B Register.  
This register serves as a second accumulator for certain arithmetic operations.  
9.3. Power Management Modes  
The CIP-51 core has two software programmable power management modes: Idle and Stop. Idle mode  
halts the CPU while leaving the peripherals and internal clocks active. In Stop mode, the CPU is halted, all  
interrupts and timers (except the Missing Clock Detector) are inactive, and the internal oscillator is stopped  
(analog peripherals remain in their selected states; the external oscillator is not affected). Since clocks are  
running in Idle mode, power consumption is dependent upon the system clock frequency and the number  
of peripherals left in active mode before entering Idle. Stop mode consumes the least power. SFR Defini-  
tion 9.7 describes the Power Control Register (PCON) used to control the CIP-51's power management  
modes.  
Although the CIP-51 has Idle and Stop modes built in (as with any standard 8051 architecture), power  
management of the entire MCU is better accomplished by enabling/disabling individual peripherals as  
needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital  
peripherals, such as timers or serial buses, draw little power when they are not in use. Turning off the oscil-  
lators lowers power consumption considerably; however a reset is required to restart the MCU.  
Rev. 0.3  
83  
 复制成功!