欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F530-IM 参数 Datasheet PDF下载

C8051F530-IM图片预览
型号: C8051F530-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 8/4/2 KB ISP功能的Flash MCU系列 [8/4/2 kB ISP Flash MCU Family]
分类和应用:
文件页数/大小: 220 页 / 2701 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F530-IM的Datasheet PDF文件第76页浏览型号C8051F530-IM的Datasheet PDF文件第77页浏览型号C8051F530-IM的Datasheet PDF文件第78页浏览型号C8051F530-IM的Datasheet PDF文件第79页浏览型号C8051F530-IM的Datasheet PDF文件第81页浏览型号C8051F530-IM的Datasheet PDF文件第82页浏览型号C8051F530-IM的Datasheet PDF文件第83页浏览型号C8051F530-IM的Datasheet PDF文件第84页  
C8051F52x-53x  
Notes on Registers, Operands and Addressing Modes:  
Rn - Register R0R7 of the currently selected register bank.  
@Ri - Data RAM location addressed indirectly through R0 or R1.  
rel - 8-bit, signed (two’s complement) offset relative to the first byte of the following instruction. Used by  
SJMP and all conditional jumps.  
direct - 8-bit internal data location’s address. This could be a direct-access Data RAM location (0x00–  
0x7F) or an SFR (0x800xFF).  
#data - 8-bit constant  
#data16 - 16-bit constant  
bit - Direct-accessed bit in Data RAM or SFR  
addr11 - 11-bit destination address used by ACALL and AJMP. The destination must be within the same  
2 kB page of program memory as the first byte of the following instruction.  
addr16 - 16-bit destination address used by LCALL and LJMP. The destination may be anywhere within  
the 7680 bytes of program memory space.  
There is one unused opcode (0xA5) that performs the same function as NOP.  
All mnemonics copyrighted © Intel Corporation 1980.  
9.2. Register Descriptions  
Following are descriptions of SFRs related to the operation of the CIP-51 System Controller. Reserved bits  
should not be set to logic 1. Future product versions may use these bits to implement new features in  
which case the reset value of the bit will be logic 0, selecting the feature's default state. Detailed descrip-  
tions of the remaining SFRs are included in the sections of the datasheet associated with their correspond-  
ing system function.  
SFR Definition 9.1. SP: Stack Pointer  
R/W  
Bit7  
R/W  
Bit6  
R/W  
Bit5  
R/W  
Bit4  
R/W  
Bit3  
R/W  
Bit2  
R/W  
Bit1  
R/W  
Bit0  
Reset Value  
00000111  
SFR Address: 0x81  
Bits70: SP: Stack Pointer.  
The Stack Pointer holds the location of the top of the stack. The stack pointer is incremented  
before every PUSH operation. The SP register defaults to 0x07 after reset.  
80  
Rev. 0.3  
 复制成功!