欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第208页浏览型号C8051F502-IM的Datasheet PDF文件第209页浏览型号C8051F502-IM的Datasheet PDF文件第210页浏览型号C8051F502-IM的Datasheet PDF文件第211页浏览型号C8051F502-IM的Datasheet PDF文件第213页浏览型号C8051F502-IM的Datasheet PDF文件第214页浏览型号C8051F502-IM的Datasheet PDF文件第215页浏览型号C8051F502-IM的Datasheet PDF文件第216页  
C8051F50x-F51x  
LIN Register Definition 21.5. LIN0CTRL: LIN0 Control Register  
Bit  
7
6
5
4
3
2
1
0
STOP  
SLEEP  
TXRX  
DTACK  
RSTINT  
RSTERR WUPREQ STREQ  
Name  
Type  
Reset  
W
0
R/W  
0
R/W  
0
R/W  
0
W
0
W
0
R/W  
0
R/W  
0
Indirect Address = 0x08  
Bit  
Name  
Function  
7
STOP  
Stop Communication Processing Bit. (slave mode only)  
This bit always reads as 0.  
0: No effect.  
1: Block the processing of LIN communications until the next SYNC BREAK signal.  
6
SLEEP  
Sleep Mode Bit. (slave mode only)  
0: Wake the device after receiving a Wakeup interrupt.  
1: Put the device into sleep mode after receiving a Sleep Mode frame or a bus idle  
timeout.  
5
4
3
TXRX  
DTACK  
RSTINT  
Transmit / Receive Selection Bit.  
0: Current frame is a receive operation.  
1: Current frame is a transmit operation.  
Data Acknowledge Bit. (slave mode only)  
Set to 1 after handling a data request interrupt to acknowledge the transfer. The bit  
will automatically be cleared to 0 by the LIN controller.  
Reset Interrupt Bit.  
This bit always reads as 0.  
0: No effect.  
1: Reset the LININT bit (LIN0ST.3).  
2
RSTERR  
Reset Error Bit.  
This bit always reads as 0.  
0: No effect.  
1: Reset the error bits in LIN0ST and LIN0ERR.  
1
0
WUPREQ Wakeup Request Bit.  
Set to 1 to terminate sleep mode by sending a wakeup signal. The bit will automati-  
cally be cleared to 0 by the LIN controller.  
STREQ  
Start Request Bit. (master mode only)  
1: Start a LIN transmission. This should be set only after loading the identifier, data  
length and data buffer if necessary.  
The bit is reset to 0 upon transmission completion or error detection.  
212  
Rev. 1.1  
 复制成功!