欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第209页浏览型号C8051F502-IM的Datasheet PDF文件第210页浏览型号C8051F502-IM的Datasheet PDF文件第211页浏览型号C8051F502-IM的Datasheet PDF文件第212页浏览型号C8051F502-IM的Datasheet PDF文件第214页浏览型号C8051F502-IM的Datasheet PDF文件第215页浏览型号C8051F502-IM的Datasheet PDF文件第216页浏览型号C8051F502-IM的Datasheet PDF文件第217页  
C8051F50x-F51x  
LIN Register Definition 21.6. LIN0ST: LIN0 Status Register  
Bit  
7
6
5
4
3
2
1
0
ACTIVE IDLTOUT  
ABORT  
DTREQ  
LININT  
ERROR WAKEUP  
DONE  
Name  
Type  
Reset  
R
0
R
0
R
0
R
0
R
0
R
0
R
0
R
0
Indirect Address = 0x09  
Bit  
Name  
Function  
7
ACTIVE  
LIN Active Indicator Bit.  
0: No transmission activity detected on the LIN bus.  
1: Transmission activity detected on the LIN bus.  
6
5
IDLT  
Bus Idle Timeout Bit. (slave mode only)  
0: The bus has not been idle for four seconds.  
1: No bus activity has been detected for four seconds, but the bus is not yet in Sleep  
mode.  
ABORT  
Aborted Transmission Bit. (slave mode only)  
0: The current transmission has not been interrupted or stopped. This bit is reset to 0  
after receiving a SYNCH BREAK that does not interrupt a pending transmission.  
1: New SYNCH BREAK detected before the end of the last transmission or the STOP  
bit (LIN0CTRL.7) has been set.  
4
3
2
1
0
DTREQ  
LININT  
ERROR  
Data Request Bit. (slave mode only)  
0: Data identifier has not been received.  
1: Data identifier has been received.  
Interrupt Request Bit.  
0: An interrupt is not pending. This bit is cleared by setting RSTINT (LIN0CTRL.3)  
1: There is a pending LIN0 interrupt.  
Communication Error Bit.  
0: No error has been detected. This bit is cleared by setting RSTERR (LIN0CTRL.2)  
1: An error has been detected.  
WAKEUP Wakeup Bit.  
0: A wakeup signal is not being transmitted and has not been received.  
1: A wakeup signal is being transmitted or has been received  
DONE  
Transmission Complete Bit.  
0: A transmission is not in progress or has not been started. This bit is cleared at the  
start of a transmission.  
1: The current transmission is complete.  
Rev. 1.1  
213  
 复制成功!