欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第264页浏览型号C8051F363的Datasheet PDF文件第265页浏览型号C8051F363的Datasheet PDF文件第266页浏览型号C8051F363的Datasheet PDF文件第267页浏览型号C8051F363的Datasheet PDF文件第269页浏览型号C8051F363的Datasheet PDF文件第270页浏览型号C8051F363的Datasheet PDF文件第271页浏览型号C8051F363的Datasheet PDF文件第272页  
C8051F360/1/2/3/4/5/6/7/8/9  
22.2.2. Software Timer (Compare) Mode  
In Software Timer mode, the PCA0 counter/timer is compared to the module's 16-bit capture/compare reg-  
ister (PCA0CPHn and PCA0CPLn). When a match occurs, the Capture/Compare Flag (CCFn) in PCA0CN  
is set to logic ‘1’ and an interrupt request is generated if CCF interrupts are enabled. The CCFn bit is not  
automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be  
cleared by software. Setting the ECOMn and MATn bits in the PCA0CPMn register enables Software  
Timer mode.  
Important Note About Capture/Compare Registers: When writing a 16-bit value to the PCA0 Capture/  
Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit  
to ‘0’; writing to PCA0CPHn sets ECOMn to ‘1’.  
Write to  
0
PCA0CPLn  
ENB  
Reset  
PCA  
Write to  
PCA0CPHn  
Interrupt  
ENB  
1
PCA0CPMn  
PCA0CN  
P
W
M
1
6
n
E C C M T  
C A A A O  
O P P T G  
M P N n n  
n n n  
P
W
M
n
E
C
C
F
n
C C C C C C C C  
F R C C C C C C  
F F F F F F  
PCA0CPLn  
PCA0CPHn  
5 4 3 2 1 0  
x
0 0  
0 0  
x
0
1
Enable  
Match  
16-bit Comparator  
PCA  
Timebase  
PCA0L  
PCA0H  
Figure 22.5. PCA Software Timer Mode Diagram  
268  
Rev. 1.0  
 复制成功!