欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第261页浏览型号C8051F363的Datasheet PDF文件第262页浏览型号C8051F363的Datasheet PDF文件第263页浏览型号C8051F363的Datasheet PDF文件第264页浏览型号C8051F363的Datasheet PDF文件第266页浏览型号C8051F363的Datasheet PDF文件第267页浏览型号C8051F363的Datasheet PDF文件第268页浏览型号C8051F363的Datasheet PDF文件第269页  
C8051F360/1/2/3/4/5/6/7/8/9  
22.1. PCA Counter/Timer  
The 16-bit PCA counter/timer consists of two 8-bit SFRs: PCA0L and PCA0H. PCA0H is the high byte  
(MSB) of the 16-bit counter/timer and PCA0L is the low byte (LSB). Reading PCA0L automatically latches  
the value of PCA0H into a “snapshot” register; the following PCA0H read accesses this “snapshot” register.  
Reading the PCA0L Register first guarantees an accurate reading of the entire 16-bit PCA0 counter. Read-  
ing PCA0H or PCA0L does not disturb the counter operation. The CPS2–CPS0 bits in the PCA0MD regis-  
ter select the timebase for the counter/timer as shown in Table 22.1.  
When the counter/timer overflows from 0xFFFF to 0x0000, the Counter Overflow Flag (CF) in PCA0MD is  
set to logic ‘1’ and an interrupt request is generated if CF interrupts are enabled. Setting the ECF bit in  
PCA0MD to logic ‘1’ enables the CF flag to generate an interrupt request. The CF bit is not automatically  
cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by soft-  
ware (Note: PCA0 interrupts must be globally enabled before CF interrupts are recognized. PCA0 inter-  
rupts are globally enabled by setting the EA bit (IE.7) and the EPCA0 bit in EIE1 to logic ‘1’). Clearing the  
CIDL bit in the PCA0MD register allows the PCA to continue normal operation while the CPU is in Idle  
mode.  
Table 22.1. PCA Timebase Input Options  
CPS2  
CPS1  
CPS0  
Timebase  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
System clock divided by 12  
System clock divided by 4  
Timer 0 overflow  
High-to-low transitions on ECI (max rate = system clock divided by 4)  
System clock  
External oscillator source divided by 8*  
RESERVED  
RESERVED  
*Note: External clock divided by 8 is synchronized with the system clock.  
IDLE  
PCA0MD  
PCA0CN  
C
I
D
L
W W C C C E  
D D P P P C  
T L S S S F  
E C 2 1 0  
K
C C C C C C C C  
F R C C C C C C  
F F F F F F  
5 4 3 2 1 0  
To SFR Bus  
PCA0L  
read  
Snapshot  
Register  
SYSCLK/12  
SYSCLK/4  
000  
001  
010  
011  
100  
101  
Timer 0 Overflow  
ECI  
0
Overflow  
To PCA Interrupt System  
PCA0H  
PCA0L  
1
SYSCLK  
CF  
External Clock/8  
To PCA Modules  
Figure 22.2. PCA Counter/Timer Block Diagram  
Rev. 1.0  
265  
 复制成功!