欢迎访问ic37.com |
会员登录 免费注册
发布采购

S3C4510B 参数 Datasheet PDF下载

S3C4510B图片预览
型号: S3C4510B
PDF下载: 下载PDF文件 查看货源
内容描述: 三星S3C4510B的16位/ 32位RISC微控制器是一款高性价比,高性能的基于以太网的系统微控制器解决方案。 [Samsungs S3C4510B 16/32-bit RISC microcontroller is a cost-effective, high-performance microcontroller solution for Ethernet-based systems.]
分类和应用: 微控制器以太网
文件页数/大小: 422 页 / 2160 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号S3C4510B的Datasheet PDF文件第38页浏览型号S3C4510B的Datasheet PDF文件第39页浏览型号S3C4510B的Datasheet PDF文件第40页浏览型号S3C4510B的Datasheet PDF文件第41页浏览型号S3C4510B的Datasheet PDF文件第43页浏览型号S3C4510B的Datasheet PDF文件第44页浏览型号S3C4510B的Datasheet PDF文件第45页浏览型号S3C4510B的Datasheet PDF文件第46页  
PROGRAMMER¢S MODEL  
S3C4510B  
Interrupt Latencies  
The worst case latency for FIQ, assuming that it is enabled, consists of the longest time the request can take to  
pass through the synchroniser (Tsyncmax if asynchronous), plus the time for the longest instruction to complete  
(Tldm, the longest instruction is an LDM which loads all the registers including the PC), plus the time for the data  
abort entry (Texc), plus the time for FIQ entry (Tfiq). At the end of this time ARM7TDMI will be executing the  
instruction at 0x1C.  
Tsyncmax is 3 processor cycles, Tldm is 20 cycles, Texc is 3 cycles, and Tfiq is 2 cycles. The total time is  
therefore 28 processor cycles. This is just over 1.4 microseconds in a system which uses a continuous 20 MHz  
processor clock. The maximum IRQ latency calculation is similar, but must allow for the fact that FIQ has higher  
priority and could delay entry into the IRQ handling routine for an arbitrary length of time. The minimum latency  
for FIQ or IRQ consists of the shortest time the request can take through the synchroniser (Tsyncmin) plus Tfiq.  
This is 4 processor cycles.  
Reset  
When the nRESET signal goes LOW, ARM7TDMI abandons the executing instruction and then continues to fetch  
instructions from incrementing word addresses.  
When nRESET goes HIGH again, ARM7TDMI:  
1. Overwrites R14_svc and SPSR_svc by copying the current values of the PC and CPSR into them. The value  
of the saved PC and SPSR is not defined.  
2. Forces M[4:0] to 10011 (Supervisor mode), sets the I and F bits in the CPSR, and clears the CPSR's T bit.  
3. Forces the PC to fetch the next instruction from address 0x00.  
4. Execution resumes in ARM state.  
2-16  
 复制成功!