欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4F170411C 参数 Datasheet PDF下载

K4F170411C图片预览
型号: K4F170411C
PDF下载: 下载PDF文件 查看货源
内容描述: 4M X 4Bit的CMOS动态RAM具有快速页面模式 [4M x 4Bit CMOS Dynamic RAM with Fast Page Mode]
分类和应用:
文件页数/大小: 20 页 / 225 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K4F170411C的Datasheet PDF文件第4页浏览型号K4F170411C的Datasheet PDF文件第5页浏览型号K4F170411C的Datasheet PDF文件第6页浏览型号K4F170411C的Datasheet PDF文件第7页浏览型号K4F170411C的Datasheet PDF文件第9页浏览型号K4F170411C的Datasheet PDF文件第10页浏览型号K4F170411C的Datasheet PDF文件第11页浏览型号K4F170411C的Datasheet PDF文件第12页  
K4F170411C, K4F160411C  
K4F170412C, K4F160412C  
CMOS DRAM  
NOTES  
1. An initial pause of 200us is required after power-up followed by any 8 RAS-only refresh or CAS-before-RAS refresh cycles  
before proper device operation is achieved.  
VIH(min) and VIL(max) are reference levels for measuring timing of input signals. Transition times are measured between  
VIH(min) and VIL(max) and are assumed to be 5ns for all inputs.  
2.  
Measured with a load equivalent to 2 TTL(5V)/1 TTL(3.3V) loads and 100pF.  
3.  
4.  
Operation within the tRCD(max) limit insures that tRAC(max) can be met. tRCD(max) is specified as a reference point only.  
If tRCD is greater than the specified tRCD(max) limit, then access time is controlled exclusively by tCAC.  
Assumes that tRCD³ tRCD(max).  
5.  
6.  
tOFF(min)and tOEZ(max) define the time at which the output achieves the open circuit condition and are not referenced Voh or  
Vol.  
tWCS, tRWD, tCWD and tAWD are non restrictive operating parameters. They are included in the data sheet as electrical charac-  
teristics only. If tWCS³ tWCS(min), the cycle is an early write cycle and the data output will remain high impedance for the dura-  
tion of the cycle. If tCWD³ tCWD(min), tRWD³ tRWD(min) and tAWD³ tAWD(min), then the cycle is a read-modify-write cycle and the  
data output will contain the data read from the selected address. If neither of the above conditions is satisfied, the condition  
of the data out is indeterminate.  
7.  
Either tRCH or tRRH must be satisfied for a read cycle.  
8.  
9.  
These parameters are referenced to CAS falling edge in early write cycles and to W falling edge in read-modify-write cycles.  
Operation within the tRAD(max) limit insures that tRAC(max) can be met. tRAD(max) is specified as a reference point only.  
If tRAD is greater than the specified tRAD(max) limit, then access time is controlled by tAA.  
These specifications are applied in the test mode.  
10.  
11.  
12.  
In test mode read cycle, the value of tRAC, tAA, tCAC is delayed by 2ns to 5ns for the specified values. These parameters  
should be specified in test mode cycles by adding the above value to the specified value in this data sheet.  
If tRASS³ 100us, then RAS precharge time must use tRPS instead of tRP.  
13.  
14. For RAS-only refresh and burst CAS-before-RAS refresh mode, 4096(4K)/2048(2K) cycles of burst refresh must be exe-  
cuted within 64ms/32ms before and after self refresh, in order to meet refresh specification.  
15.  
For distributed CAS-before-RAS with 15.6us interval CAS-before-RAS refresh should be executed with in 15.6us immedi-  
ately before and after self refresh in order to meet refresh specification.  
 复制成功!