欢迎访问ic37.com |
会员登录 免费注册
发布采购

M37221EASP 参数 Datasheet PDF下载

M37221EASP图片预览
型号: M37221EASP
PDF下载: 下载PDF文件 查看货源
内容描述: 单片8位微机的CMOS电压合成器与屏幕上的显示控制器 [SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER]
分类和应用: 显示控制器计算机
文件页数/大小: 112 页 / 1165 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号M37221EASP的Datasheet PDF文件第34页浏览型号M37221EASP的Datasheet PDF文件第35页浏览型号M37221EASP的Datasheet PDF文件第36页浏览型号M37221EASP的Datasheet PDF文件第37页浏览型号M37221EASP的Datasheet PDF文件第39页浏览型号M37221EASP的Datasheet PDF文件第40页浏览型号M37221EASP的Datasheet PDF文件第41页浏览型号M37221EASP的Datasheet PDF文件第42页  
M37221M4H/M6H/M8H/MAH–XXXSP/FP M37221EASP/FP  
Note:The START condition duplication prevention function disables the START  
condition generation, bit counter reset, and SCL output, when the follow-  
ing condition is satisfied:  
(8) Bit 7: Communication mode specification bit  
(master/slave specification bit: MST)  
This bit is used for master/slave specification in data communica-  
tions. When this bit is “0,” the slave is specified, so that a START  
condition and a STOP condition generated by the master are received,  
and data communication is performed in synchronization with the  
clock generated by the master. When this bit is “1,” the master is  
specified and a START condition and a STOP condition are gener-  
ated, and also the clocks required for data communication are gen-  
erated on the SCL.  
a START condition is set by another master device.  
The MST bit is cleared to “0” in any of the following conditions.  
• Immediately after completion of 1-byte data transmission when  
arbitration lost is detected  
• When a STOP condition is detected.  
• When occurence of a START condition is disabled by the START  
condition duplication prevention function (Note).  
• At reset  
2
I C Status Register  
b7 b6 b5 b4 b3 b2 b1 b0  
I2C status register (S1) [Address 00D916  
]
B
Name  
Functions  
After reset R W  
0
Last receive bit (LRB)  
(See note)  
0 : Last bit = “0 ”  
1 : Last bit = “1 ”  
Indeterminate  
R —  
(See note)  
1
2
General call detecting flag  
(AD0) (See note)  
0 : No general call detected  
1 : General call detected  
0
R —  
(See note)  
Slave address comparison  
flag (AAS) (See note)  
0 : Address mismatch  
1 : Address match  
0
R —  
(See note)  
(See note)  
3
4
5
Arbitration lost detecting flag 0 : Not detected  
(AL) (See note)  
0
R —  
1 : Detected  
I2C-BUS interface interrupt  
request bit (PIN)  
0 : Interrupt request issued  
1 : No interrupt request issued  
1
R W  
Bus busy flag (BB)  
0 : Bus free  
1 : Bus busy  
0
R W  
0
6, 7  
Communication mode  
specification bits  
(TRX, MST)  
b7 b6  
R W  
0
0
1
1
0 : Slave recieve mode  
1 : Slave transmit mode  
0 : Master recieve mode  
1 : Master transmit mode  
Note : These bits and flags can be read out, but cannnot be written.  
2
Fig. 8.6.7 I C Status Register  
SCL  
PIN  
IICIRQ  
Fig. 8.6.8 Interrupt Request Signal Generation Timing  
Rev.1.00 Oct 01, 2002 page 38 of 110  
REJ03B0134-0100Z  
 复制成功!