欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F3337YF16 参数 Datasheet PDF下载

HD64F3337YF16图片预览
型号: HD64F3337YF16
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机 [Single-Chip Microcomputer]
分类和应用: 微控制器和处理器外围集成电路
文件页数/大小: 747 页 / 2993 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F3337YF16的Datasheet PDF文件第189页浏览型号HD64F3337YF16的Datasheet PDF文件第190页浏览型号HD64F3337YF16的Datasheet PDF文件第191页浏览型号HD64F3337YF16的Datasheet PDF文件第192页浏览型号HD64F3337YF16的Datasheet PDF文件第194页浏览型号HD64F3337YF16的Datasheet PDF文件第195页浏览型号HD64F3337YF16的Datasheet PDF文件第196页浏览型号HD64F3337YF16的Datasheet PDF文件第197页  
Similarly, when the BUFEB bit in TCR is set to 1, ICRD is used as a buffer register for ICRB.  
When input capture is buffered, if the two input edge bits are set to different values (IEDGA ≠  
IEDGC or IEDGB IEDGD), then input capture is triggered on both the rising and falling edges  
of the FTIA or FTIB input signal. If the two input edge bits are set to the same value (IEDGA =  
IEDGC or IEDGB = IEDGD), then input capture is triggered on only one edge. See table 8.3.  
Table 8.3 Buffered Input Capture Edge Selection (Example)  
IEDGA  
IEDGC  
Input Capture Edge  
0
0
1
0
1
Captured on falling edge of input capture A (FTIA)  
(Initial value)  
Captured on both rising and falling edges of input capture A (FTIA)  
Captured on rising edge of input capture A (FTIA)  
1
Because the input capture registers are 16-bit registers, a temporary register (TEMP) is used when  
they are read. See section 8.3, CPU Interface, for details.  
To ensure input capture, the width of the input capture pulse should be at least 1.5 system clock  
(ø) periods. When triggering is enabled on both edges, the input capture pulse width should be at  
least 2.5 system clock periods.  
The input capture registers are initialized to H'0000 by a reset and in the standby modes.  
163  
 复制成功!