欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F3337YF16 参数 Datasheet PDF下载

HD64F3337YF16图片预览
型号: HD64F3337YF16
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机 [Single-Chip Microcomputer]
分类和应用: 微控制器和处理器外围集成电路
文件页数/大小: 747 页 / 2993 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F3337YF16的Datasheet PDF文件第192页浏览型号HD64F3337YF16的Datasheet PDF文件第193页浏览型号HD64F3337YF16的Datasheet PDF文件第194页浏览型号HD64F3337YF16的Datasheet PDF文件第195页浏览型号HD64F3337YF16的Datasheet PDF文件第197页浏览型号HD64F3337YF16的Datasheet PDF文件第198页浏览型号HD64F3337YF16的Datasheet PDF文件第199页浏览型号HD64F3337YF16的Datasheet PDF文件第200页  
8.2.5  
Timer Control/Status Register (TCSR)  
Bit  
7
ICFA  
0
6
ICFB  
0
5
ICFC  
0
4
ICFD  
0
3
OCFA  
0
2
OCFB  
0
1
OVF  
0
0
CCLRA  
0
Initial value  
Read/Write  
R/(W)*  
R/(W)* R/(W)*  
R/(W)* R/(W)*  
R/(W)* R/(W)*  
R/W  
Note: * Software can write a 0 in bits 7 to 1 to clear the flags, but cannot write a 1 in these bits.  
TCSR is an 8-bit readable and partially writable register that contains the seven interrupt flags and  
specifies whether to clear the counter on compare-match A (when the FRC and OCRA values  
match).  
TCSR is initialized to H'00 by a reset and in the standby modes.  
Timing is described in section 8.4, Operation.  
Bit 7—Input Capture Flag A (ICFA): This status bit is set to 1 to flag an input capture A event.  
If BUFEA = 0, ICFA indicates that the FRC value has been copied to ICRA. If BUFEA = 1, ICFA  
indicates that the old ICRA value has been moved into ICRC and the new FRC value has been  
copied to ICRA.  
ICFA must be cleared by software. It is set by hardware, however, and cannot be set by software.  
Bit 7: ICFA  
Description  
0
To clear ICFA, the CPU must read ICFA after it has been set to 1, then write a  
0 in this bit.  
(Initial value)  
1
This bit is set to 1 when an FTIA input signal causes the FRC value to be  
copied to ICRA.  
Bit 6—Input Capture Flag B (ICFB): This status bit is set to 1 to flag an input capture B event.  
If BUFEB = 0, ICFB indicates that the FRC value has been copied to ICRB. If BUFEB = 1, ICFB  
indicates that the old ICRB value has been moved into ICRD and the new FRC value has been  
copied to ICRB.  
ICFB must be cleared by software. It is set by hardware, however, and cannot be set by software.  
Bit 6: ICFB  
Description  
0
To clear ICFB, the CPU must read ICFB after it has been set to 1, then write a  
0 in this bit.  
(Initial value)  
1
This bit is set to 1 when an FTIB input signal causes the FRC value to be  
copied to ICRB.  
166  
 复制成功!