欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F36077G 参数 Datasheet PDF下载

HD64F36077G图片预览
型号: HD64F36077G
PDF下载: 下载PDF文件 查看货源
内容描述: 旧公司名称在产品目录等资料 [Old Company Name in Catalogs and Other Documents]
分类和应用:
文件页数/大小: 566 页 / 3220 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F36077G的Datasheet PDF文件第378页浏览型号HD64F36077G的Datasheet PDF文件第379页浏览型号HD64F36077G的Datasheet PDF文件第380页浏览型号HD64F36077G的Datasheet PDF文件第381页浏览型号HD64F36077G的Datasheet PDF文件第383页浏览型号HD64F36077G的Datasheet PDF文件第384页浏览型号HD64F36077G的Datasheet PDF文件第385页浏览型号HD64F36077G的Datasheet PDF文件第386页  
Section 17 I2C Bus Interface 2 (IIC2)  
17.4.3  
Master Receive Operation  
In master receive mode, the master device outputs the receive clock, receives data from the slave  
device, and returns an acknowledge signal. For master receive mode operation timing, refer to  
figures 17.7 and 17.8. The reception procedure and operations in master receive mode are shown  
below.  
1. Clear the TEND bit in ICSR to 0, then clear the TRS bit in ICCR1 to 0 to switch from master  
transmit mode to master receive mode. Then, clear the TDRE bit to 0.  
2. When ICDRR is read (dummy data read), reception is started, and the receive clock is output,  
and data received, in synchronization with the internal clock. The master device outputs the  
level specified by ACKBT in ICIER to SDA, at the 9th receive clock pulse.  
3. After the reception of first frame data is completed, the RDRF bit in ICST is set to 1 at the rise  
of 9th receive clock pulse. At this time, the receive data is read by reading ICDRR, and RDRF  
is cleared to 0.  
4. The continuous reception is performed by reading ICDRR every time RDRF is set. If 8th  
receive clock pulse falls after reading ICDRR by the other processing while RDRF is 1, SCL is  
fixed low until ICDRR is read.  
5. If next frame is the last receive data, set the RCVD bit in ICCR1 to 1 before reading ICDRR.  
This enables the issuance of the stop condition after the next reception.  
6. When the RDRF bit is set to 1 at rise of the 9th receive clock pulse, issue the stage condition.  
7. When the STOP bit in ICSR is set to 1, read ICDRR. Then clear the RCVD bit to 0.  
8. The operation returns to the slave receive mode.  
Rev. 3.00 Sep. 10, 2007 Page 348 of 528  
REJ09B0216-0300  
 复制成功!