欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F36077G 参数 Datasheet PDF下载

HD64F36077G图片预览
型号: HD64F36077G
PDF下载: 下载PDF文件 查看货源
内容描述: 旧公司名称在产品目录等资料 [Old Company Name in Catalogs and Other Documents]
分类和应用:
文件页数/大小: 566 页 / 3220 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F36077G的Datasheet PDF文件第222页浏览型号HD64F36077G的Datasheet PDF文件第223页浏览型号HD64F36077G的Datasheet PDF文件第224页浏览型号HD64F36077G的Datasheet PDF文件第225页浏览型号HD64F36077G的Datasheet PDF文件第227页浏览型号HD64F36077G的Datasheet PDF文件第228页浏览型号HD64F36077G的Datasheet PDF文件第229页浏览型号HD64F36077G的Datasheet PDF文件第230页  
Section 12 Timer V  
12.4  
Operation  
12.4.1  
Timer V Operation  
1. According to table 12.2, six internal/external clock signals output by prescaler S can be  
selected as the timer V operating clock signals. When the operating clock signal is selected,  
TCNTV starts counting-up. Figure 12.2 shows the count timing with an internal clock signal  
selected, and figure 12.3 shows the count timing with both edges of an external clock signal  
selected.  
2. When TCNTV overflows (changes from H'FF to H'00), the overflow flag (OVF) in TCRV0  
will be set. The timing at this time is shown in figure 12.4. An interrupt request is sent to the  
CPU when OVIE in TCRV0 is 1.  
3. TCNTV is constantly compared with TCORA and TCORB. Compare match flag A or B  
(CMFA or CMFB) is set to 1 when TCNTV matches TCORA or TCORB, respectively. The  
compare-match signal is generated in the last state in which the values match. Figure 12.5  
shows the timing. An interrupt request is generated for the CPU when CMIEA or CMIEB in  
TCRV0 is 1.  
4. When a compare match A or B is generated, the TMOV responds with the output value  
selected by bits OS3 to OS0 in TCSRV. Figure 12.6 shows the timing when the output is  
toggled by compare match A.  
5. When CCLR1 or CCLR0 in TCRV0 is 01 or 10, TCNTV can be cleared by the corresponding  
compare match. Figure 12.7 shows the timing.  
6. When CCLR1 or CCLR0 in TCRV0 is 11, TCNTV can be cleared by the rising edge of the  
input of TMRIV pin. A TMRIV input pulse-width of at least 1.5 system clocks is necessary.  
Figure 12.8 shows the timing.  
7. When a counter-clearing source is generated with TRGE in TCRV1 set to 1, the counting-up is  
halted as soon as TCNTV is cleared. TCNTV resumes counting-up when the edge selected by  
TVEG1 or TVEG0 in TCRV1 is input from the TGRV pin.  
Rev. 3.00 Sep. 10, 2007 Page 192 of 528  
REJ09B0216-0300  
 复制成功!