欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第5页浏览型号HD6417709SF133B的Datasheet PDF文件第6页浏览型号HD6417709SF133B的Datasheet PDF文件第7页浏览型号HD6417709SF133B的Datasheet PDF文件第8页浏览型号HD6417709SF133B的Datasheet PDF文件第10页浏览型号HD6417709SF133B的Datasheet PDF文件第11页浏览型号HD6417709SF133B的Datasheet PDF文件第12页浏览型号HD6417709SF133B的Datasheet PDF文件第13页  
List of Items Revised or Added for This Version
Section
Page
6
Description
1.2 Block Diagram
Figure 1.1 Block
Diagram
ASERAM deleted from figure
BRIDGE
UDI
INTC
CPG/WDT
External bus
interface
ASERAM deleted from legend
2.5.1 Processor States
53
Description amended
In the power-on reset state, the internal states of the CPU and the
on-chip supporting module registers are initialized. In the manual
reset state, the internal states of the CPU and registers of on-chip
supporting modules other than the bus state controller (BSC) are
Refer to
initialized.
the register configurations in the relevant sections for further
details.
5.4 Memory-Mapped
Cache
5.4.1 Address Array
113
Description amended
This operation is used to invalidate the address specification for a
cache. Write back will take place when the U bit of the entry that
received a hit is 1. Note that, when a 0 is written to the V bit, a 0
should always be written to the U bit of the same entry, too.
I bus 2
Rev. 5.0, 09/03, page ix of xliv