欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第226页浏览型号HD6417709SF133B的Datasheet PDF文件第227页浏览型号HD6417709SF133B的Datasheet PDF文件第228页浏览型号HD6417709SF133B的Datasheet PDF文件第229页浏览型号HD6417709SF133B的Datasheet PDF文件第231页浏览型号HD6417709SF133B的Datasheet PDF文件第232页浏览型号HD6417709SF133B的Datasheet PDF文件第233页浏览型号HD6417709SF133B的Datasheet PDF文件第234页  
Bit 4—Module Stop 7 (MSTP7): Specifies halting of the clock supply to the DMAC (an on-chip  
peripheral module). When the MSTP7 bit is set to 1, the supply of the clock to the DMAC is  
halted.  
Bit 4: MSTP7  
Description  
0
1
DMAC runs  
(Initial value)  
Clock supply to DMAC halted  
Bit 3—Module Stop 6 (MSTP6): Specifies halting of the clock supply to the DAC (an on-chip  
peripheral module). When the MSTP6 bit is set to 1, the supply of the clock to the DAC is halted.  
Bit 3: MSTP6  
Description  
0
1
DAC runs  
(Initial value)  
Clock supply to DAC halted  
Bit 2—Module Stop 5 (MSTP5): Specifies halting of the clock supply to the ADC (an on-chip  
peripheral module). When the MSTP5 bit is set to 1, the supply of the clock to the ADC is halted  
and all registers are initialized.  
Bit 2: MSTP5  
Description  
0
1
ADC runs  
(Initial value)  
Clock supply to ADC halted and all registers initialized  
Bit 1—Module Stop 4 (MSTP4): Specifies halting of the clock supply to the SCI2 (SCIF) serial  
communication interface with FIFO (an on-chip peripheral module). When the MSTP1 bit is set to  
1, the supply of the clock to SCI2 (SCIF) is halted.  
Bit 1: MSTP4  
Description  
0
1
SCI2 (SCIF) runs  
(Initial value)  
Clock supply to SCI2 (SCIF) halted  
Bit 0—Module Stop 3 (MSTP3): Specifies halting of the clock supply to the SCI1 (IrDA)  
Infrared Data Association interface with FIFO (an on-chip peripheral module). When the MSTP3  
bit is set to 1, the supply of the clock to SCI1 (IrDA) is halted.  
Bit 0: MSTP3  
Description  
0
1
SCI1(IrDA) runs  
(Initial value)  
Clock supply to SCI1(IrDA) halted  
Rev. 5.00, 09/03, page 186 of 760  
 复制成功!