欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第732页浏览型号HD6417750SBP200的Datasheet PDF文件第733页浏览型号HD6417750SBP200的Datasheet PDF文件第734页浏览型号HD6417750SBP200的Datasheet PDF文件第735页浏览型号HD6417750SBP200的Datasheet PDF文件第737页浏览型号HD6417750SBP200的Datasheet PDF文件第738页浏览型号HD6417750SBP200的Datasheet PDF文件第739页浏览型号HD6417750SBP200的Datasheet PDF文件第740页  
16.2.12 Line Status Register (SCLSR2)  
Bit:  
15  
0
14  
0
13  
0
12  
0
11  
0
10  
0
9
0
8
0
Initial value:  
R/W:  
R
R
R
R
R
R
R
R
Bit:  
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
ORER  
0
Initial value:  
R/W:  
R
R
R
R
R
R
R
(R/W)*  
Note: * Only 0 can be written, to clear the flag.  
Bits 15 to 1—Reserved: These bits are always read as 0, and should only be written with 0.  
Bit 0—Overrun Error (ORER): Indicates that an overrun error occurred during reception,  
causing abnormal termination.  
Bit 0: ORER  
Description  
1
*
0
Reception in progress, or reception has ended normally  
[Clearing conditions]  
(Initial value)  
Power-on reset or manual reset  
When 0 is written to ORER after reading ORER = 1  
2
*
1
An overrun error occurred during reception  
[Setting condition]  
When the next serial reception is completed while the receive FIFO is full  
Notes: *1 The ORER flag is not affected and retains its previous state when the RE bit in  
SCSCR2 is cleared to 0.  
*2 The receive data prior to the overrun error is retained in SCFRDR2, and the data  
received subsequently is lost. Serial reception cannot be continued while the ORER flag  
is set to 1.  
Rev. 6.0, 07/02, page 684 of 986  
 复制成功!