欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第711页浏览型号HD6417750SBP200的Datasheet PDF文件第712页浏览型号HD6417750SBP200的Datasheet PDF文件第713页浏览型号HD6417750SBP200的Datasheet PDF文件第714页浏览型号HD6417750SBP200的Datasheet PDF文件第716页浏览型号HD6417750SBP200的Datasheet PDF文件第717页浏览型号HD6417750SBP200的Datasheet PDF文件第718页浏览型号HD6417750SBP200的Datasheet PDF文件第719页  
16.2.4 Transmit FIFO Data Register (SCFTDR2)  
Bit:  
7
6
5
4
3
2
1
0
R/W:  
W
W
W
W
W
W
W
W
SCFTDR2 is an 8-bit 16-stage FIFO register that stores data for serial transmission.  
If SCTSR2 is empty when transmit data has been written to SCFTDR2, the SCIF transfers the  
transmit data written in SCFTDR2 to SCTSR2 and starts serial transmission.  
SCFTDR2 is a write-only register, and cannot be read by the CPU.  
The next data cannot be written when SCFTDR2 is filled with 16 bytes of transmit data. Data  
written in this case is ignored.  
The contents of SCFTDR2 are undefined after a power-on reset or manual reset.  
16.2.5 Serial Mode Register (SCSMR2)  
Bit:  
15  
0
14  
0
13  
0
12  
0
11  
0
10  
0
9
0
8
0
Initial value:  
R/W:  
R
R
R
R
R
R
R
R
Bit:  
7
0
6
5
PE  
0
4
O/(  
0
3
STOP  
0
2
0
1
CKS1  
0
0
CKS0  
0
CHR  
0
Initial value:  
R/W:  
R
R/W  
R/W  
R/W  
R/W  
R
R/W  
R/W  
SCSMR2 is a 16-bit register used to set the SCIF’s serial transfer format and select the baud rate  
generator clock source.  
SCSMR2 can be read or written to by the CPU at all times.  
SCSMR2 is initialized to H'0000 by a power-on reset or manual reset. It is not initialized in  
standby mode or in the module standby state.  
Bits 15 to 7—Reserved: These bits are always read as 0, and should only be written with 0.  
Rev. 6.0, 07/02, page 663 of 986  
 复制成功!