欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第710页浏览型号HD6417750SBP200的Datasheet PDF文件第711页浏览型号HD6417750SBP200的Datasheet PDF文件第712页浏览型号HD6417750SBP200的Datasheet PDF文件第713页浏览型号HD6417750SBP200的Datasheet PDF文件第715页浏览型号HD6417750SBP200的Datasheet PDF文件第716页浏览型号HD6417750SBP200的Datasheet PDF文件第717页浏览型号HD6417750SBP200的Datasheet PDF文件第718页  
16.2.2  
Receive FIFO Data Register (SCFRDR2)  
Bit:  
7
6
5
4
3
2
1
0
R/W:  
R
R
R
R
R
R
R
R
SCFRDR2 is a 16-stage FIFO register that stores received serial data.  
When the SCIF has received one byte of serial data, it transfers the received data from SCRSR2 to  
SCFRDR2 where it is stored, and completes the receive operation. SCRSR2 is then enabled for  
reception, and consecutive receive operations can be performed until the receive FIFO register is  
full (16 data bytes).  
SCFRDR2 is a read-only register, and cannot be written to by the CPU.  
If a read is performed when there is no receive data in the receive FIFO register, an undefined  
value will be returned. When the receive FIFO register is full of receive data, subsequent serial  
data is lost.  
The contents of SCFRDR2 are undefined after a power-on reset or manual reset.  
16.2.3 Transmit Shift Register (SCTSR2)  
Bit:  
7
6
5
4
3
2
1
0
R/W:  
SCTSR2 is the register used to transmit serial data.  
To perform serial data transmission, the SCIF first transfers transmit data from SCFTDR2 to  
SCTSR2, then sends the data to the TxD2 pin starting with the LSB (bit 0).  
When transmission of one byte is completed, the next transmit data is transferred from SCFTDR2  
to SCTSR2, and transmission started, automatically.  
SCTSR2 cannot be directly read or written to by the CPU.  
Rev. 6.0, 07/02, page 662 of 986  
 复制成功!